2015-05-15 04:23:09 +02:00
|
|
|
/*
|
|
|
|
* QEMU Cadence GEM emulation
|
|
|
|
*
|
|
|
|
* Copyright (c) 2011 Xilinx, Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef CADENCE_GEM_H
|
2019-06-04 20:16:15 +02:00
|
|
|
#define CADENCE_GEM_H
|
2020-09-03 22:43:22 +02:00
|
|
|
#include "qom/object.h"
|
2015-05-15 04:23:09 +02:00
|
|
|
|
|
|
|
#define TYPE_CADENCE_GEM "cadence_gem"
|
2020-09-03 22:43:22 +02:00
|
|
|
typedef struct CadenceGEMState CadenceGEMState;
|
2015-05-15 04:23:09 +02:00
|
|
|
#define CADENCE_GEM(obj) OBJECT_CHECK(CadenceGEMState, (obj), TYPE_CADENCE_GEM)
|
|
|
|
|
|
|
|
#include "net/net.h"
|
|
|
|
#include "hw/sysbus.h"
|
|
|
|
|
2016-09-22 19:13:07 +02:00
|
|
|
#define CADENCE_GEM_MAXREG (0x00000800 / 4) /* Last valid GEM address */
|
2015-05-15 04:23:09 +02:00
|
|
|
|
2018-10-11 04:19:23 +02:00
|
|
|
/* Max number of words in a DMA descriptor. */
|
2018-10-11 04:19:24 +02:00
|
|
|
#define DESC_MAX_NUM_WORDS 6
|
2018-10-11 04:19:23 +02:00
|
|
|
|
2016-09-22 19:13:07 +02:00
|
|
|
#define MAX_PRIORITY_QUEUES 8
|
2016-09-22 19:13:07 +02:00
|
|
|
#define MAX_TYPE1_SCREENERS 16
|
|
|
|
#define MAX_TYPE2_SCREENERS 16
|
2016-09-22 19:13:07 +02:00
|
|
|
|
2020-05-12 16:54:50 +02:00
|
|
|
#define MAX_JUMBO_FRAME_SIZE_MASK 0x3FFF
|
|
|
|
#define MAX_FRAME_SIZE MAX_JUMBO_FRAME_SIZE_MASK
|
2020-05-12 16:54:48 +02:00
|
|
|
|
2020-09-03 22:43:22 +02:00
|
|
|
struct CadenceGEMState {
|
2015-05-15 04:23:09 +02:00
|
|
|
/*< private >*/
|
|
|
|
SysBusDevice parent_obj;
|
|
|
|
|
|
|
|
/*< public >*/
|
|
|
|
MemoryRegion iomem;
|
2018-10-11 04:19:25 +02:00
|
|
|
MemoryRegion *dma_mr;
|
|
|
|
AddressSpace dma_as;
|
2015-05-15 04:23:09 +02:00
|
|
|
NICState *nic;
|
|
|
|
NICConf conf;
|
2016-09-22 19:13:07 +02:00
|
|
|
qemu_irq irq[MAX_PRIORITY_QUEUES];
|
|
|
|
|
|
|
|
/* Static properties */
|
|
|
|
uint8_t num_priority_queues;
|
2016-09-22 19:13:07 +02:00
|
|
|
uint8_t num_type1_screeners;
|
|
|
|
uint8_t num_type2_screeners;
|
2017-04-20 18:32:29 +02:00
|
|
|
uint32_t revision;
|
2020-05-12 16:54:50 +02:00
|
|
|
uint16_t jumbo_max_len;
|
2015-05-15 04:23:09 +02:00
|
|
|
|
|
|
|
/* GEM registers backing store */
|
|
|
|
uint32_t regs[CADENCE_GEM_MAXREG];
|
|
|
|
/* Mask of register bits which are write only */
|
|
|
|
uint32_t regs_wo[CADENCE_GEM_MAXREG];
|
|
|
|
/* Mask of register bits which are read only */
|
|
|
|
uint32_t regs_ro[CADENCE_GEM_MAXREG];
|
|
|
|
/* Mask of register bits which are clear on read */
|
|
|
|
uint32_t regs_rtc[CADENCE_GEM_MAXREG];
|
|
|
|
/* Mask of register bits which are write 1 to clear */
|
|
|
|
uint32_t regs_w1c[CADENCE_GEM_MAXREG];
|
|
|
|
|
|
|
|
/* PHY registers backing store */
|
|
|
|
uint16_t phy_regs[32];
|
|
|
|
|
|
|
|
uint8_t phy_loop; /* Are we in phy loopback? */
|
|
|
|
|
|
|
|
/* The current DMA descriptor pointers */
|
2016-09-22 19:13:07 +02:00
|
|
|
uint32_t rx_desc_addr[MAX_PRIORITY_QUEUES];
|
|
|
|
uint32_t tx_desc_addr[MAX_PRIORITY_QUEUES];
|
2015-05-15 04:23:09 +02:00
|
|
|
|
|
|
|
uint8_t can_rx_state; /* Debug only */
|
|
|
|
|
2020-05-12 16:54:48 +02:00
|
|
|
uint8_t tx_packet[MAX_FRAME_SIZE];
|
|
|
|
uint8_t rx_packet[MAX_FRAME_SIZE];
|
2018-10-11 04:19:23 +02:00
|
|
|
uint32_t rx_desc[MAX_PRIORITY_QUEUES][DESC_MAX_NUM_WORDS];
|
2015-05-15 04:23:09 +02:00
|
|
|
|
|
|
|
bool sar_active[4];
|
2020-09-03 22:43:22 +02:00
|
|
|
};
|
2015-05-15 04:23:09 +02:00
|
|
|
|
|
|
|
#endif
|