2019-01-21 14:16:00 +01:00
|
|
|
/*
|
|
|
|
* RX62N MCU Object
|
|
|
|
*
|
|
|
|
* Datasheet: RX62N Group, RX621 Group User's Manual: Hardware
|
|
|
|
* (Rev.1.40 R01UH0033EJ0140)
|
|
|
|
*
|
|
|
|
* Copyright (c) 2019 Yoshinori Sato
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0-or-later
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2 or later, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2022-05-06 15:49:08 +02:00
|
|
|
#ifndef HW_RX_RX62N_H
|
|
|
|
#define HW_RX_RX62N_H
|
2019-01-21 14:16:00 +01:00
|
|
|
|
|
|
|
#include "target/rx/cpu.h"
|
|
|
|
#include "hw/intc/rx_icu.h"
|
|
|
|
#include "hw/timer/renesas_tmr.h"
|
|
|
|
#include "hw/timer/renesas_cmt.h"
|
|
|
|
#include "hw/char/renesas_sci.h"
|
|
|
|
#include "qemu/units.h"
|
2020-09-03 22:43:22 +02:00
|
|
|
#include "qom/object.h"
|
2019-01-21 14:16:00 +01:00
|
|
|
|
|
|
|
#define TYPE_RX62N_MCU "rx62n-mcu"
|
2020-09-03 22:43:22 +02:00
|
|
|
typedef struct RX62NState RX62NState;
|
2020-08-31 23:07:33 +02:00
|
|
|
DECLARE_INSTANCE_CHECKER(RX62NState, RX62N_MCU,
|
|
|
|
TYPE_RX62N_MCU)
|
2019-01-21 14:16:00 +01:00
|
|
|
|
2020-05-30 18:35:29 +02:00
|
|
|
#define TYPE_R5F562N7_MCU "r5f562n7-mcu"
|
|
|
|
#define TYPE_R5F562N8_MCU "r5f562n8-mcu"
|
|
|
|
|
2019-01-21 14:16:00 +01:00
|
|
|
#define EXT_CS_BASE 0x01000000
|
|
|
|
#define VECTOR_TABLE_BASE 0xffffff80
|
|
|
|
#define RX62N_CFLASH_BASE 0xfff80000
|
|
|
|
|
2019-01-21 14:16:00 +01:00
|
|
|
#define RX62N_NR_TMR 2
|
|
|
|
#define RX62N_NR_CMT 2
|
|
|
|
#define RX62N_NR_SCI 6
|
|
|
|
|
2020-09-03 22:43:22 +02:00
|
|
|
struct RX62NState {
|
2019-01-21 14:16:00 +01:00
|
|
|
/*< private >*/
|
|
|
|
DeviceState parent_obj;
|
|
|
|
/*< public >*/
|
|
|
|
|
|
|
|
RXCPU cpu;
|
|
|
|
RXICUState icu;
|
|
|
|
RTMRState tmr[RX62N_NR_TMR];
|
|
|
|
RCMTState cmt[RX62N_NR_CMT];
|
|
|
|
RSCIState sci[RX62N_NR_SCI];
|
|
|
|
|
|
|
|
MemoryRegion *sysmem;
|
|
|
|
bool kernel;
|
|
|
|
|
|
|
|
MemoryRegion iram;
|
|
|
|
MemoryRegion iomem1;
|
|
|
|
MemoryRegion d_flash;
|
|
|
|
MemoryRegion iomem2;
|
|
|
|
MemoryRegion iomem3;
|
|
|
|
MemoryRegion c_flash;
|
|
|
|
qemu_irq irq[NR_IRQS];
|
|
|
|
|
2020-05-30 18:35:29 +02:00
|
|
|
/* Input Clock (XTAL) frequency */
|
|
|
|
uint32_t xtal_freq_hz;
|
|
|
|
/* Peripheral Module Clock frequency */
|
|
|
|
uint32_t pclk_freq_hz;
|
2020-09-03 22:43:22 +02:00
|
|
|
};
|
2019-01-21 14:16:00 +01:00
|
|
|
|
|
|
|
#endif
|