2006-12-06 22:38:37 +01:00
|
|
|
/*
|
|
|
|
* QEMU/MIPS pseudo-board
|
|
|
|
*
|
|
|
|
* emulates a simple machine with ISA-like bus.
|
|
|
|
* ISA IO space mapped to the 0x14000000 (PHYS) and
|
|
|
|
* ISA memory at the 0x10000000 (PHYS, 16Mb in size).
|
|
|
|
* All peripherial devices are attached to this "bus" with
|
|
|
|
* the standard PC ISA addresses.
|
|
|
|
*/
|
2007-11-17 18:14:51 +01:00
|
|
|
#include "hw.h"
|
|
|
|
#include "mips.h"
|
2010-03-27 08:26:16 +01:00
|
|
|
#include "mips_cpudevs.h"
|
2007-11-17 18:14:51 +01:00
|
|
|
#include "pc.h"
|
2012-10-17 09:54:19 +02:00
|
|
|
#include "serial.h"
|
2007-11-17 18:14:51 +01:00
|
|
|
#include "isa.h"
|
2012-10-24 08:43:34 +02:00
|
|
|
#include "net/net.h"
|
2012-12-17 18:20:04 +01:00
|
|
|
#include "sysemu/sysemu.h"
|
2007-11-17 18:14:51 +01:00
|
|
|
#include "boards.h"
|
2008-04-20 08:28:28 +02:00
|
|
|
#include "flash.h"
|
2012-12-17 18:20:00 +01:00
|
|
|
#include "qemu/log.h"
|
2009-05-19 15:52:42 +02:00
|
|
|
#include "mips-bios.h"
|
2009-08-20 15:22:19 +02:00
|
|
|
#include "ide.h"
|
2009-09-20 16:58:02 +02:00
|
|
|
#include "loader.h"
|
|
|
|
#include "elf.h"
|
2010-05-14 09:29:17 +02:00
|
|
|
#include "mc146818rtc.h"
|
2012-02-01 20:31:39 +01:00
|
|
|
#include "i8254.h"
|
2012-12-17 18:20:04 +01:00
|
|
|
#include "sysemu/blockdev.h"
|
2012-12-17 18:19:49 +01:00
|
|
|
#include "exec/address-spaces.h"
|
2007-01-24 23:00:13 +01:00
|
|
|
|
2007-12-02 05:51:10 +01:00
|
|
|
#define MAX_IDE_BUS 2
|
|
|
|
|
2006-10-29 16:38:28 +01:00
|
|
|
static const int ide_iobase[2] = { 0x1f0, 0x170 };
|
|
|
|
static const int ide_iobase2[2] = { 0x3f6, 0x376 };
|
|
|
|
static const int ide_irq[2] = { 14, 15 };
|
|
|
|
|
2011-02-13 20:54:40 +01:00
|
|
|
static ISADevice *pit; /* PIT i8254 */
|
2005-08-21 11:41:56 +02:00
|
|
|
|
2007-12-07 02:13:37 +01:00
|
|
|
/* i8254 PIT is attached to the IRQ0 at PIC i8259 */
|
2005-07-02 16:58:51 +02:00
|
|
|
|
2007-11-09 18:52:11 +01:00
|
|
|
static struct _loaderparams {
|
|
|
|
int ram_size;
|
|
|
|
const char *kernel_filename;
|
|
|
|
const char *kernel_cmdline;
|
|
|
|
const char *initrd_filename;
|
|
|
|
} loaderparams;
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static void mips_qemu_write (void *opaque, hwaddr addr,
|
2011-08-08 21:22:38 +02:00
|
|
|
uint64_t val, unsigned size)
|
2006-12-06 18:48:52 +01:00
|
|
|
{
|
|
|
|
if ((addr & 0xffff) == 0 && val == 42)
|
|
|
|
qemu_system_reset_request ();
|
|
|
|
else if ((addr & 0xffff) == 4 && val == 42)
|
|
|
|
qemu_system_shutdown_request ();
|
|
|
|
}
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static uint64_t mips_qemu_read (void *opaque, hwaddr addr,
|
2011-08-08 21:22:38 +02:00
|
|
|
unsigned size)
|
2006-12-06 18:48:52 +01:00
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-08-08 21:22:38 +02:00
|
|
|
static const MemoryRegionOps mips_qemu_ops = {
|
|
|
|
.read = mips_qemu_read,
|
|
|
|
.write = mips_qemu_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
2006-12-06 18:48:52 +01:00
|
|
|
};
|
|
|
|
|
2009-11-14 01:04:29 +01:00
|
|
|
typedef struct ResetData {
|
2012-05-05 14:23:25 +02:00
|
|
|
MIPSCPU *cpu;
|
2009-11-14 01:04:29 +01:00
|
|
|
uint64_t vector;
|
|
|
|
} ResetData;
|
|
|
|
|
|
|
|
static int64_t load_kernel(void)
|
2006-12-06 18:48:52 +01:00
|
|
|
{
|
2010-03-14 21:20:59 +01:00
|
|
|
int64_t entry, kernel_high;
|
2009-11-15 23:04:20 +01:00
|
|
|
long kernel_size, initrd_size, params_size;
|
2009-10-01 23:12:16 +02:00
|
|
|
ram_addr_t initrd_offset;
|
2009-11-15 23:04:20 +01:00
|
|
|
uint32_t *params_buf;
|
2009-09-20 16:58:02 +02:00
|
|
|
int big_endian;
|
2006-12-06 18:48:52 +01:00
|
|
|
|
2009-09-20 16:58:02 +02:00
|
|
|
#ifdef TARGET_WORDS_BIGENDIAN
|
|
|
|
big_endian = 1;
|
|
|
|
#else
|
|
|
|
big_endian = 0;
|
|
|
|
#endif
|
2010-03-14 21:20:59 +01:00
|
|
|
kernel_size = load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys,
|
|
|
|
NULL, (uint64_t *)&entry, NULL,
|
|
|
|
(uint64_t *)&kernel_high, big_endian,
|
|
|
|
ELF_MACHINE, 1);
|
2006-12-21 02:19:56 +01:00
|
|
|
if (kernel_size >= 0) {
|
|
|
|
if ((entry & ~0x7fffffffULL) == 0x80000000)
|
2006-12-21 14:48:28 +01:00
|
|
|
entry = (int32_t)entry;
|
2006-12-21 02:19:56 +01:00
|
|
|
} else {
|
2006-12-23 15:18:40 +01:00
|
|
|
fprintf(stderr, "qemu: could not load kernel '%s'\n",
|
2007-11-09 18:52:11 +01:00
|
|
|
loaderparams.kernel_filename);
|
2006-12-23 15:18:40 +01:00
|
|
|
exit(1);
|
2006-12-06 18:48:52 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
/* load initrd */
|
|
|
|
initrd_size = 0;
|
2007-04-01 19:56:37 +02:00
|
|
|
initrd_offset = 0;
|
2007-11-09 18:52:11 +01:00
|
|
|
if (loaderparams.initrd_filename) {
|
|
|
|
initrd_size = get_image_size (loaderparams.initrd_filename);
|
2007-04-01 19:56:37 +02:00
|
|
|
if (initrd_size > 0) {
|
|
|
|
initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
|
|
|
|
if (initrd_offset + initrd_size > ram_size) {
|
|
|
|
fprintf(stderr,
|
|
|
|
"qemu: memory too small for initial ram disk '%s'\n",
|
2007-11-09 18:52:11 +01:00
|
|
|
loaderparams.initrd_filename);
|
2007-04-01 19:56:37 +02:00
|
|
|
exit(1);
|
|
|
|
}
|
2009-04-09 22:05:49 +02:00
|
|
|
initrd_size = load_image_targphys(loaderparams.initrd_filename,
|
|
|
|
initrd_offset,
|
|
|
|
ram_size - initrd_offset);
|
2007-04-01 19:56:37 +02:00
|
|
|
}
|
2006-12-06 18:48:52 +01:00
|
|
|
if (initrd_size == (target_ulong) -1) {
|
|
|
|
fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
|
2007-11-09 18:52:11 +01:00
|
|
|
loaderparams.initrd_filename);
|
2006-12-06 18:48:52 +01:00
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Store command line. */
|
2009-11-15 23:04:20 +01:00
|
|
|
params_size = 264;
|
2011-08-21 05:09:37 +02:00
|
|
|
params_buf = g_malloc(params_size);
|
2009-11-15 23:04:20 +01:00
|
|
|
|
|
|
|
params_buf[0] = tswap32(ram_size);
|
|
|
|
params_buf[1] = tswap32(0x12345678);
|
|
|
|
|
2006-12-06 18:48:52 +01:00
|
|
|
if (initrd_size > 0) {
|
2010-03-14 21:20:59 +01:00
|
|
|
snprintf((char *)params_buf + 8, 256, "rd_start=0x%" PRIx64 " rd_size=%li %s",
|
|
|
|
cpu_mips_phys_to_kseg0(NULL, initrd_offset),
|
2009-11-15 23:04:20 +01:00
|
|
|
initrd_size, loaderparams.kernel_cmdline);
|
2009-04-10 05:36:49 +02:00
|
|
|
} else {
|
2009-11-15 23:04:20 +01:00
|
|
|
snprintf((char *)params_buf + 8, 256, "%s", loaderparams.kernel_cmdline);
|
2006-12-06 18:48:52 +01:00
|
|
|
}
|
|
|
|
|
2009-11-15 23:04:20 +01:00
|
|
|
rom_add_blob_fixed("params", params_buf, params_size,
|
|
|
|
(16 << 20) - 264);
|
|
|
|
|
2009-11-14 01:04:29 +01:00
|
|
|
return entry;
|
2006-12-06 18:48:52 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static void main_cpu_reset(void *opaque)
|
|
|
|
{
|
2009-11-14 01:04:29 +01:00
|
|
|
ResetData *s = (ResetData *)opaque;
|
2012-05-05 14:23:25 +02:00
|
|
|
CPUMIPSState *env = &s->cpu->env;
|
2006-12-06 18:48:52 +01:00
|
|
|
|
2012-05-05 14:23:25 +02:00
|
|
|
cpu_reset(CPU(s->cpu));
|
2009-11-14 01:04:29 +01:00
|
|
|
env->active_tc.PC = s->vector;
|
2006-12-06 18:48:52 +01:00
|
|
|
}
|
2006-04-27 00:06:55 +02:00
|
|
|
|
2008-04-20 08:28:28 +02:00
|
|
|
static const int sector_len = 32 * 1024;
|
2007-02-18 01:10:59 +01:00
|
|
|
static
|
2012-10-15 22:22:02 +02:00
|
|
|
void mips_r4k_init(QEMUMachineInitArgs *args)
|
2005-07-02 16:58:51 +02:00
|
|
|
{
|
2012-10-15 22:22:02 +02:00
|
|
|
ram_addr_t ram_size = args->ram_size;
|
|
|
|
const char *cpu_model = args->cpu_model;
|
|
|
|
const char *kernel_filename = args->kernel_filename;
|
|
|
|
const char *kernel_cmdline = args->kernel_cmdline;
|
|
|
|
const char *initrd_filename = args->initrd_filename;
|
2009-05-30 01:52:44 +02:00
|
|
|
char *filename;
|
2011-08-08 21:22:38 +02:00
|
|
|
MemoryRegion *address_space_mem = get_system_memory();
|
|
|
|
MemoryRegion *ram = g_new(MemoryRegion, 1);
|
2011-08-04 14:55:30 +02:00
|
|
|
MemoryRegion *bios;
|
2011-08-08 21:22:38 +02:00
|
|
|
MemoryRegion *iomem = g_new(MemoryRegion, 1);
|
2007-01-06 02:37:51 +01:00
|
|
|
int bios_size;
|
2012-05-05 14:21:43 +02:00
|
|
|
MIPSCPU *cpu;
|
2012-03-14 01:38:23 +01:00
|
|
|
CPUMIPSState *env;
|
2009-11-14 01:04:29 +01:00
|
|
|
ResetData *reset_info;
|
2006-10-29 16:38:28 +01:00
|
|
|
int i;
|
2007-04-07 20:14:41 +02:00
|
|
|
qemu_irq *i8259;
|
2011-12-15 22:09:51 +01:00
|
|
|
ISABus *isa_bus;
|
2009-08-28 15:47:03 +02:00
|
|
|
DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
|
2009-07-22 16:42:57 +02:00
|
|
|
DriveInfo *dinfo;
|
2010-03-29 21:23:56 +02:00
|
|
|
int be;
|
2005-11-22 00:33:12 +01:00
|
|
|
|
2007-03-18 01:30:29 +01:00
|
|
|
/* init CPUs */
|
|
|
|
if (cpu_model == NULL) {
|
2007-04-01 14:36:18 +02:00
|
|
|
#ifdef TARGET_MIPS64
|
2007-03-18 01:30:29 +01:00
|
|
|
cpu_model = "R4000";
|
|
|
|
#else
|
2007-04-28 23:07:41 +02:00
|
|
|
cpu_model = "24Kf";
|
2007-03-18 01:30:29 +01:00
|
|
|
#endif
|
|
|
|
}
|
2012-05-05 14:21:43 +02:00
|
|
|
cpu = cpu_mips_init(cpu_model);
|
|
|
|
if (cpu == NULL) {
|
2007-11-10 16:15:54 +01:00
|
|
|
fprintf(stderr, "Unable to find CPU definition\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
2012-05-05 14:21:43 +02:00
|
|
|
env = &cpu->env;
|
|
|
|
|
2011-08-21 05:09:37 +02:00
|
|
|
reset_info = g_malloc0(sizeof(ResetData));
|
2012-05-05 14:23:25 +02:00
|
|
|
reset_info->cpu = cpu;
|
2009-11-14 01:04:29 +01:00
|
|
|
reset_info->vector = env->active_tc.PC;
|
|
|
|
qemu_register_reset(main_cpu_reset, reset_info);
|
2005-11-22 00:33:12 +01:00
|
|
|
|
2005-07-02 16:58:51 +02:00
|
|
|
/* allocate RAM */
|
2009-01-24 16:07:25 +01:00
|
|
|
if (ram_size > (256 << 20)) {
|
|
|
|
fprintf(stderr,
|
|
|
|
"qemu: Too much memory for this machine: %d MB, maximum 256 MB\n",
|
|
|
|
((unsigned int)ram_size / (1 << 20)));
|
|
|
|
exit(1);
|
|
|
|
}
|
2011-12-20 14:59:12 +01:00
|
|
|
memory_region_init_ram(ram, "mips_r4k.ram", ram_size);
|
|
|
|
vmstate_register_ram_global(ram);
|
2009-04-09 22:05:49 +02:00
|
|
|
|
2011-08-08 21:22:38 +02:00
|
|
|
memory_region_add_subregion(address_space_mem, 0, ram);
|
2006-04-27 00:06:55 +02:00
|
|
|
|
2011-08-08 21:22:38 +02:00
|
|
|
memory_region_init_io(iomem, &mips_qemu_ops, NULL, "mips-qemu", 0x10000);
|
|
|
|
memory_region_add_subregion(address_space_mem, 0x1fbf0000, iomem);
|
2006-12-06 18:48:52 +01:00
|
|
|
|
2006-04-27 00:06:55 +02:00
|
|
|
/* Try to load a BIOS image. If this fails, we continue regardless,
|
|
|
|
but initialize the hardware ourselves. When a kernel gets
|
|
|
|
preloaded we also initialize the hardware, since the BIOS wasn't
|
|
|
|
run. */
|
2007-10-05 15:08:35 +02:00
|
|
|
if (bios_name == NULL)
|
|
|
|
bios_name = BIOS_FILENAME;
|
2009-05-30 01:52:44 +02:00
|
|
|
filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
|
|
|
|
if (filename) {
|
|
|
|
bios_size = get_image_size(filename);
|
|
|
|
} else {
|
|
|
|
bios_size = -1;
|
|
|
|
}
|
2010-03-29 21:23:56 +02:00
|
|
|
#ifdef TARGET_WORDS_BIGENDIAN
|
|
|
|
be = 1;
|
|
|
|
#else
|
|
|
|
be = 0;
|
|
|
|
#endif
|
2007-01-06 03:24:15 +01:00
|
|
|
if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
|
2011-08-04 14:55:30 +02:00
|
|
|
bios = g_new(MemoryRegion, 1);
|
2011-12-20 14:59:12 +01:00
|
|
|
memory_region_init_ram(bios, "mips_r4k.bios", BIOS_SIZE);
|
|
|
|
vmstate_register_ram_global(bios);
|
2011-08-04 14:55:30 +02:00
|
|
|
memory_region_set_readonly(bios, true);
|
|
|
|
memory_region_add_subregion(get_system_memory(), 0x1fc00000, bios);
|
2011-08-25 21:39:18 +02:00
|
|
|
|
2009-05-30 01:52:44 +02:00
|
|
|
load_image_targphys(filename, 0x1fc00000, BIOS_SIZE);
|
2009-07-22 16:42:57 +02:00
|
|
|
} else if ((dinfo = drive_get(IF_PFLASH, 0, 0)) != NULL) {
|
2008-04-20 08:28:28 +02:00
|
|
|
uint32_t mips_rom = 0x00400000;
|
2011-08-04 14:55:30 +02:00
|
|
|
if (!pflash_cfi01_register(0x1fc00000, NULL, "mips_r4k.bios", mips_rom,
|
2010-03-29 21:23:56 +02:00
|
|
|
dinfo->bdrv, sector_len,
|
|
|
|
mips_rom / sector_len,
|
2011-08-25 21:39:18 +02:00
|
|
|
4, 0, 0, 0, 0, be)) {
|
2008-04-20 08:28:28 +02:00
|
|
|
fprintf(stderr, "qemu: Error registering flash memory.\n");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else {
|
2006-04-27 00:06:55 +02:00
|
|
|
/* not fatal */
|
|
|
|
fprintf(stderr, "qemu: Warning, could not load MIPS bios '%s'\n",
|
2009-05-30 01:52:44 +02:00
|
|
|
bios_name);
|
|
|
|
}
|
|
|
|
if (filename) {
|
2011-08-21 05:09:37 +02:00
|
|
|
g_free(filename);
|
2005-07-02 16:58:51 +02:00
|
|
|
}
|
2006-04-27 00:06:55 +02:00
|
|
|
|
|
|
|
if (kernel_filename) {
|
2007-11-09 18:52:11 +01:00
|
|
|
loaderparams.ram_size = ram_size;
|
|
|
|
loaderparams.kernel_filename = kernel_filename;
|
|
|
|
loaderparams.kernel_cmdline = kernel_cmdline;
|
|
|
|
loaderparams.initrd_filename = initrd_filename;
|
2009-11-14 01:04:29 +01:00
|
|
|
reset_info->vector = load_kernel();
|
2005-07-02 16:58:51 +02:00
|
|
|
}
|
|
|
|
|
2006-12-06 22:38:37 +01:00
|
|
|
/* Init CPU internal devices */
|
2007-04-07 20:14:41 +02:00
|
|
|
cpu_mips_irq_init_cpu(env);
|
2005-11-22 00:33:12 +01:00
|
|
|
cpu_mips_clock_init(env);
|
2005-07-02 16:58:51 +02:00
|
|
|
|
2007-04-07 20:14:41 +02:00
|
|
|
/* The PIC is attached to the MIPS CPU INT0 pin */
|
2011-12-15 22:09:51 +01:00
|
|
|
isa_bus = isa_bus_new(NULL, get_system_io());
|
|
|
|
i8259 = i8259_init(isa_bus, env->irq[2]);
|
|
|
|
isa_bus_irqs(isa_bus, i8259);
|
2007-04-07 20:14:41 +02:00
|
|
|
|
2011-12-15 22:09:51 +01:00
|
|
|
rtc_init(isa_bus, 2000, NULL);
|
2006-12-07 19:15:35 +01:00
|
|
|
|
2005-07-02 17:20:29 +02:00
|
|
|
/* Register 64 KB of ISA IO space at 0x14000000 */
|
2010-12-08 12:05:49 +01:00
|
|
|
isa_mmio_init(0x14000000, 0x00010000);
|
2005-07-02 17:20:29 +02:00
|
|
|
isa_mem_base = 0x10000000;
|
|
|
|
|
2012-02-01 20:31:40 +01:00
|
|
|
pit = pit_init(isa_bus, 0x40, 0, NULL);
|
2006-12-07 19:15:35 +01:00
|
|
|
|
2006-12-23 01:23:19 +01:00
|
|
|
for(i = 0; i < MAX_SERIAL_PORTS; i++) {
|
|
|
|
if (serial_hds[i]) {
|
2011-12-15 22:09:51 +01:00
|
|
|
serial_isa_init(isa_bus, i, serial_hds[i]);
|
2006-12-23 01:23:19 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-09-08 17:02:29 +02:00
|
|
|
isa_vga_init(isa_bus);
|
2005-07-02 17:26:04 +02:00
|
|
|
|
2012-07-24 17:35:11 +02:00
|
|
|
if (nd_table[0].used)
|
2011-12-15 22:09:51 +01:00
|
|
|
isa_ne2000_init(isa_bus, 0x300, 9, &nd_table[0]);
|
2006-10-29 16:38:28 +01:00
|
|
|
|
2011-04-03 13:32:46 +02:00
|
|
|
ide_drive_get(hd, MAX_IDE_BUS);
|
2007-12-02 05:51:10 +01:00
|
|
|
for(i = 0; i < MAX_IDE_BUS; i++)
|
2011-12-15 22:09:51 +01:00
|
|
|
isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i], ide_irq[i],
|
2007-12-02 05:51:10 +01:00
|
|
|
hd[MAX_IDE_DEVS * i],
|
|
|
|
hd[MAX_IDE_DEVS * i + 1]);
|
2007-02-18 01:10:59 +01:00
|
|
|
|
2011-12-15 22:09:51 +01:00
|
|
|
isa_create_simple(isa_bus, "i8042");
|
2005-07-02 16:58:51 +02:00
|
|
|
}
|
|
|
|
|
2009-05-21 01:38:09 +02:00
|
|
|
static QEMUMachine mips_machine = {
|
2008-08-13 15:01:28 +02:00
|
|
|
.name = "mips",
|
|
|
|
.desc = "mips r4k platform",
|
|
|
|
.init = mips_r4k_init,
|
2013-01-08 08:06:30 +01:00
|
|
|
DEFAULT_MACHINE_OPTIONS,
|
2005-07-02 16:58:51 +02:00
|
|
|
};
|
2009-05-21 01:38:09 +02:00
|
|
|
|
|
|
|
static void mips_machine_init(void)
|
|
|
|
{
|
|
|
|
qemu_register_machine(&mips_machine);
|
|
|
|
}
|
|
|
|
|
|
|
|
machine_init(mips_machine_init);
|