2004-03-14 13:20:30 +01:00
|
|
|
/*
|
|
|
|
* QEMU PC keyboard emulation
|
2007-09-16 23:08:06 +02:00
|
|
|
*
|
2004-03-14 13:20:30 +01:00
|
|
|
* Copyright (c) 2003 Fabrice Bellard
|
2007-09-16 23:08:06 +02:00
|
|
|
*
|
2004-03-14 13:20:30 +01:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2016-01-26 19:17:30 +01:00
|
|
|
#include "qemu/osdep.h"
|
2018-06-26 18:50:40 +02:00
|
|
|
#include "qemu/log.h"
|
2013-02-04 15:40:22 +01:00
|
|
|
#include "hw/hw.h"
|
2013-02-05 17:06:20 +01:00
|
|
|
#include "hw/isa/isa.h"
|
|
|
|
#include "hw/i386/pc.h"
|
|
|
|
#include "hw/input/ps2.h"
|
2018-03-08 23:39:24 +01:00
|
|
|
#include "hw/input/i8042.h"
|
2012-12-17 18:20:04 +01:00
|
|
|
#include "sysemu/sysemu.h"
|
2004-03-14 13:20:30 +01:00
|
|
|
|
2018-10-16 13:22:32 +02:00
|
|
|
#include "trace.h"
|
2004-03-14 13:20:30 +01:00
|
|
|
|
|
|
|
/* Keyboard Controller Commands */
|
|
|
|
#define KBD_CCMD_READ_MODE 0x20 /* Read mode bits */
|
|
|
|
#define KBD_CCMD_WRITE_MODE 0x60 /* Write mode bits */
|
|
|
|
#define KBD_CCMD_GET_VERSION 0xA1 /* Get controller version */
|
|
|
|
#define KBD_CCMD_MOUSE_DISABLE 0xA7 /* Disable mouse interface */
|
|
|
|
#define KBD_CCMD_MOUSE_ENABLE 0xA8 /* Enable mouse interface */
|
|
|
|
#define KBD_CCMD_TEST_MOUSE 0xA9 /* Mouse interface test */
|
|
|
|
#define KBD_CCMD_SELF_TEST 0xAA /* Controller self test */
|
|
|
|
#define KBD_CCMD_KBD_TEST 0xAB /* Keyboard interface test */
|
|
|
|
#define KBD_CCMD_KBD_DISABLE 0xAD /* Keyboard interface disable */
|
|
|
|
#define KBD_CCMD_KBD_ENABLE 0xAE /* Keyboard interface enable */
|
|
|
|
#define KBD_CCMD_READ_INPORT 0xC0 /* read input port */
|
|
|
|
#define KBD_CCMD_READ_OUTPORT 0xD0 /* read output port */
|
|
|
|
#define KBD_CCMD_WRITE_OUTPORT 0xD1 /* write output port */
|
|
|
|
#define KBD_CCMD_WRITE_OBUF 0xD2
|
|
|
|
#define KBD_CCMD_WRITE_AUX_OBUF 0xD3 /* Write to output buffer as if
|
2018-12-13 23:37:37 +01:00
|
|
|
initiated by the auxiliary device */
|
2004-03-14 13:20:30 +01:00
|
|
|
#define KBD_CCMD_WRITE_MOUSE 0xD4 /* Write the following byte to the mouse */
|
|
|
|
#define KBD_CCMD_DISABLE_A20 0xDD /* HP vectra only ? */
|
|
|
|
#define KBD_CCMD_ENABLE_A20 0xDF /* HP vectra only ? */
|
2010-08-19 14:52:12 +02:00
|
|
|
#define KBD_CCMD_PULSE_BITS_3_0 0xF0 /* Pulse bits 3-0 of the output port P2. */
|
|
|
|
#define KBD_CCMD_RESET 0xFE /* Pulse bit 0 of the output port P2 = CPU reset. */
|
|
|
|
#define KBD_CCMD_NO_OP 0xFF /* Pulse no bits of the output port P2. */
|
2004-03-14 13:20:30 +01:00
|
|
|
|
|
|
|
/* Keyboard Commands */
|
|
|
|
#define KBD_CMD_SET_LEDS 0xED /* Set keyboard leds */
|
|
|
|
#define KBD_CMD_ECHO 0xEE
|
|
|
|
#define KBD_CMD_GET_ID 0xF2 /* get keyboard ID */
|
|
|
|
#define KBD_CMD_SET_RATE 0xF3 /* Set typematic rate */
|
|
|
|
#define KBD_CMD_ENABLE 0xF4 /* Enable scanning */
|
|
|
|
#define KBD_CMD_RESET_DISABLE 0xF5 /* reset and disable scanning */
|
|
|
|
#define KBD_CMD_RESET_ENABLE 0xF6 /* reset and enable scanning */
|
|
|
|
#define KBD_CMD_RESET 0xFF /* Reset */
|
|
|
|
|
|
|
|
/* Keyboard Replies */
|
|
|
|
#define KBD_REPLY_POR 0xAA /* Power on reset */
|
|
|
|
#define KBD_REPLY_ACK 0xFA /* Command ACK */
|
|
|
|
#define KBD_REPLY_RESEND 0xFE /* Command NACK, send the cmd again */
|
|
|
|
|
|
|
|
/* Status Register Bits */
|
|
|
|
#define KBD_STAT_OBF 0x01 /* Keyboard output buffer full */
|
|
|
|
#define KBD_STAT_IBF 0x02 /* Keyboard input buffer full */
|
|
|
|
#define KBD_STAT_SELFTEST 0x04 /* Self test successful */
|
|
|
|
#define KBD_STAT_CMD 0x08 /* Last write was a command write (0=data) */
|
|
|
|
#define KBD_STAT_UNLOCKED 0x10 /* Zero if keyboard locked */
|
|
|
|
#define KBD_STAT_MOUSE_OBF 0x20 /* Mouse output buffer full */
|
|
|
|
#define KBD_STAT_GTO 0x40 /* General receive/xmit timeout */
|
|
|
|
#define KBD_STAT_PERR 0x80 /* Parity error */
|
|
|
|
|
|
|
|
/* Controller Mode Register Bits */
|
|
|
|
#define KBD_MODE_KBD_INT 0x01 /* Keyboard data generate IRQ1 */
|
|
|
|
#define KBD_MODE_MOUSE_INT 0x02 /* Mouse data generate IRQ12 */
|
|
|
|
#define KBD_MODE_SYS 0x04 /* The system flag (?) */
|
|
|
|
#define KBD_MODE_NO_KEYLOCK 0x08 /* The keylock doesn't affect the keyboard if set */
|
|
|
|
#define KBD_MODE_DISABLE_KBD 0x10 /* Disable keyboard interface */
|
|
|
|
#define KBD_MODE_DISABLE_MOUSE 0x20 /* Disable mouse interface */
|
|
|
|
#define KBD_MODE_KCC 0x40 /* Scan code conversion to PC format */
|
|
|
|
#define KBD_MODE_RFU 0x80
|
|
|
|
|
2010-05-22 09:59:01 +02:00
|
|
|
/* Output Port Bits */
|
|
|
|
#define KBD_OUT_RESET 0x01 /* 1=normal mode, 0=reset */
|
|
|
|
#define KBD_OUT_A20 0x02 /* x86 only */
|
|
|
|
#define KBD_OUT_OBF 0x10 /* Keyboard output buffer full */
|
|
|
|
#define KBD_OUT_MOUSE_OBF 0x20 /* Mouse output buffer full */
|
|
|
|
|
2014-12-22 08:55:19 +01:00
|
|
|
/* OSes typically write 0xdd/0xdf to turn the A20 line off and on.
|
|
|
|
* We make the default value of the outport include these four bits,
|
|
|
|
* so that the subsection is rarely necessary.
|
|
|
|
*/
|
|
|
|
#define KBD_OUT_ONES 0xcc
|
|
|
|
|
2004-03-14 13:20:30 +01:00
|
|
|
/* Mouse Commands */
|
|
|
|
#define AUX_SET_SCALE11 0xE6 /* Set 1:1 scaling */
|
|
|
|
#define AUX_SET_SCALE21 0xE7 /* Set 2:1 scaling */
|
|
|
|
#define AUX_SET_RES 0xE8 /* Set resolution */
|
|
|
|
#define AUX_GET_SCALE 0xE9 /* Get scaling factor */
|
|
|
|
#define AUX_SET_STREAM 0xEA /* Set stream mode */
|
|
|
|
#define AUX_POLL 0xEB /* Poll */
|
|
|
|
#define AUX_RESET_WRAP 0xEC /* Reset wrap mode */
|
|
|
|
#define AUX_SET_WRAP 0xEE /* Set wrap mode */
|
|
|
|
#define AUX_SET_REMOTE 0xF0 /* Set remote mode */
|
|
|
|
#define AUX_GET_TYPE 0xF2 /* Get type */
|
|
|
|
#define AUX_SET_SAMPLE 0xF3 /* Set sample rate */
|
|
|
|
#define AUX_ENABLE_DEV 0xF4 /* Enable aux device */
|
|
|
|
#define AUX_DISABLE_DEV 0xF5 /* Disable aux device */
|
|
|
|
#define AUX_SET_DEFAULT 0xF6
|
|
|
|
#define AUX_RESET 0xFF /* Reset aux device */
|
|
|
|
#define AUX_ACK 0xFA /* Command byte ACK. */
|
|
|
|
|
|
|
|
#define MOUSE_STATUS_REMOTE 0x40
|
|
|
|
#define MOUSE_STATUS_ENABLED 0x20
|
|
|
|
#define MOUSE_STATUS_SCALE21 0x10
|
|
|
|
|
2005-11-26 11:14:03 +01:00
|
|
|
#define KBD_PENDING_KBD 1
|
|
|
|
#define KBD_PENDING_AUX 2
|
2004-03-14 13:20:30 +01:00
|
|
|
|
|
|
|
typedef struct KBDState {
|
|
|
|
uint8_t write_cmd; /* if non zero, write data to port 60 is expected */
|
|
|
|
uint8_t status;
|
|
|
|
uint8_t mode;
|
2010-05-22 09:59:01 +02:00
|
|
|
uint8_t outport;
|
2014-08-28 13:19:14 +02:00
|
|
|
bool outport_present;
|
2005-11-26 11:14:03 +01:00
|
|
|
/* Bitmask of devices with data available. */
|
2006-04-08 16:12:31 +02:00
|
|
|
uint8_t pending;
|
2005-11-26 11:14:03 +01:00
|
|
|
void *kbd;
|
|
|
|
void *mouse;
|
2007-02-18 01:08:44 +01:00
|
|
|
|
2007-04-07 20:14:41 +02:00
|
|
|
qemu_irq irq_kbd;
|
|
|
|
qemu_irq irq_mouse;
|
2016-06-22 14:24:51 +02:00
|
|
|
qemu_irq a20_out;
|
2012-10-23 12:30:10 +02:00
|
|
|
hwaddr mask;
|
2004-03-14 13:20:30 +01:00
|
|
|
} KBDState;
|
|
|
|
|
|
|
|
/* update irq and KBD_STAT_[MOUSE_]OBF */
|
|
|
|
/* XXX: not generating the irqs if KBD_MODE_DISABLE_KBD is set may be
|
|
|
|
incorrect, but it avoids having to simulate exact delays */
|
|
|
|
static void kbd_update_irq(KBDState *s)
|
|
|
|
{
|
2007-02-18 01:08:44 +01:00
|
|
|
int irq_kbd_level, irq_mouse_level;
|
2004-03-14 13:20:30 +01:00
|
|
|
|
2007-02-18 01:08:44 +01:00
|
|
|
irq_kbd_level = 0;
|
|
|
|
irq_mouse_level = 0;
|
2004-03-14 13:20:30 +01:00
|
|
|
s->status &= ~(KBD_STAT_OBF | KBD_STAT_MOUSE_OBF);
|
2010-05-22 09:59:01 +02:00
|
|
|
s->outport &= ~(KBD_OUT_OBF | KBD_OUT_MOUSE_OBF);
|
2005-11-26 11:14:03 +01:00
|
|
|
if (s->pending) {
|
2004-03-14 13:20:30 +01:00
|
|
|
s->status |= KBD_STAT_OBF;
|
2010-05-22 09:59:01 +02:00
|
|
|
s->outport |= KBD_OUT_OBF;
|
2007-04-16 19:20:48 +02:00
|
|
|
/* kbd data takes priority over aux data. */
|
2005-11-26 11:14:03 +01:00
|
|
|
if (s->pending == KBD_PENDING_AUX) {
|
2004-03-14 13:20:30 +01:00
|
|
|
s->status |= KBD_STAT_MOUSE_OBF;
|
2010-05-22 09:59:01 +02:00
|
|
|
s->outport |= KBD_OUT_MOUSE_OBF;
|
2004-03-14 13:20:30 +01:00
|
|
|
if (s->mode & KBD_MODE_MOUSE_INT)
|
2007-02-18 01:08:44 +01:00
|
|
|
irq_mouse_level = 1;
|
2004-03-14 13:20:30 +01:00
|
|
|
} else {
|
2007-09-16 23:08:06 +02:00
|
|
|
if ((s->mode & KBD_MODE_KBD_INT) &&
|
2004-03-14 13:20:30 +01:00
|
|
|
!(s->mode & KBD_MODE_DISABLE_KBD))
|
2007-02-18 01:08:44 +01:00
|
|
|
irq_kbd_level = 1;
|
2004-03-14 13:20:30 +01:00
|
|
|
}
|
|
|
|
}
|
2007-04-07 20:14:41 +02:00
|
|
|
qemu_set_irq(s->irq_kbd, irq_kbd_level);
|
|
|
|
qemu_set_irq(s->irq_mouse, irq_mouse_level);
|
2004-03-14 13:20:30 +01:00
|
|
|
}
|
|
|
|
|
2005-11-26 11:14:03 +01:00
|
|
|
static void kbd_update_kbd_irq(void *opaque, int level)
|
2004-03-14 13:20:30 +01:00
|
|
|
{
|
2005-11-26 11:14:03 +01:00
|
|
|
KBDState *s = (KBDState *)opaque;
|
2004-03-14 13:20:30 +01:00
|
|
|
|
2005-11-26 11:14:03 +01:00
|
|
|
if (level)
|
|
|
|
s->pending |= KBD_PENDING_KBD;
|
2004-03-14 13:20:30 +01:00
|
|
|
else
|
2005-11-26 11:14:03 +01:00
|
|
|
s->pending &= ~KBD_PENDING_KBD;
|
2004-03-14 13:20:30 +01:00
|
|
|
kbd_update_irq(s);
|
|
|
|
}
|
|
|
|
|
2005-11-26 11:14:03 +01:00
|
|
|
static void kbd_update_aux_irq(void *opaque, int level)
|
2004-03-14 13:20:30 +01:00
|
|
|
{
|
2005-11-26 11:14:03 +01:00
|
|
|
KBDState *s = (KBDState *)opaque;
|
|
|
|
|
|
|
|
if (level)
|
|
|
|
s->pending |= KBD_PENDING_AUX;
|
|
|
|
else
|
|
|
|
s->pending &= ~KBD_PENDING_AUX;
|
|
|
|
kbd_update_irq(s);
|
2004-03-14 13:20:30 +01:00
|
|
|
}
|
|
|
|
|
2012-10-08 13:30:08 +02:00
|
|
|
static uint64_t kbd_read_status(void *opaque, hwaddr addr,
|
|
|
|
unsigned size)
|
2004-03-14 13:20:30 +01:00
|
|
|
{
|
2004-03-14 22:46:48 +01:00
|
|
|
KBDState *s = opaque;
|
2004-03-14 13:20:30 +01:00
|
|
|
int val;
|
|
|
|
val = s->status;
|
2018-10-16 13:22:32 +02:00
|
|
|
trace_pckbd_kbd_read_status(val);
|
2004-03-14 13:20:30 +01:00
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2005-11-26 11:14:03 +01:00
|
|
|
static void kbd_queue(KBDState *s, int b, int aux)
|
|
|
|
{
|
|
|
|
if (aux)
|
|
|
|
ps2_queue(s->mouse, b);
|
|
|
|
else
|
|
|
|
ps2_queue(s->kbd, b);
|
|
|
|
}
|
|
|
|
|
2011-01-06 19:24:35 +01:00
|
|
|
static void outport_write(KBDState *s, uint32_t val)
|
2010-05-22 09:59:01 +02:00
|
|
|
{
|
2018-10-16 13:22:32 +02:00
|
|
|
trace_pckbd_outport_write(val);
|
2010-05-22 09:59:01 +02:00
|
|
|
s->outport = val;
|
2016-06-22 14:24:51 +02:00
|
|
|
qemu_set_irq(s->a20_out, (val >> 1) & 1);
|
2010-05-22 09:59:01 +02:00
|
|
|
if (!(val & 1)) {
|
2017-05-15 23:41:13 +02:00
|
|
|
qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
|
2010-05-22 09:59:01 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-08 13:30:08 +02:00
|
|
|
static void kbd_write_command(void *opaque, hwaddr addr,
|
|
|
|
uint64_t val, unsigned size)
|
2004-03-14 13:20:30 +01:00
|
|
|
{
|
2004-03-14 22:46:48 +01:00
|
|
|
KBDState *s = opaque;
|
2004-03-14 13:20:30 +01:00
|
|
|
|
2018-10-16 13:22:32 +02:00
|
|
|
trace_pckbd_kbd_write_command(val);
|
2010-08-19 14:52:12 +02:00
|
|
|
|
|
|
|
/* Bits 3-0 of the output port P2 of the keyboard controller may be pulsed
|
|
|
|
* low for approximately 6 micro seconds. Bits 3-0 of the KBD_CCMD_PULSE
|
|
|
|
* command specify the output port bits to be pulsed.
|
|
|
|
* 0: Bit should be pulsed. 1: Bit should not be modified.
|
|
|
|
* The only useful version of this command is pulsing bit 0,
|
|
|
|
* which does a CPU reset.
|
|
|
|
*/
|
|
|
|
if((val & KBD_CCMD_PULSE_BITS_3_0) == KBD_CCMD_PULSE_BITS_3_0) {
|
|
|
|
if(!(val & 1))
|
|
|
|
val = KBD_CCMD_RESET;
|
|
|
|
else
|
|
|
|
val = KBD_CCMD_NO_OP;
|
|
|
|
}
|
|
|
|
|
2004-03-14 13:20:30 +01:00
|
|
|
switch(val) {
|
|
|
|
case KBD_CCMD_READ_MODE:
|
2008-07-19 16:16:20 +02:00
|
|
|
kbd_queue(s, s->mode, 0);
|
2004-03-14 13:20:30 +01:00
|
|
|
break;
|
|
|
|
case KBD_CCMD_WRITE_MODE:
|
|
|
|
case KBD_CCMD_WRITE_OBUF:
|
|
|
|
case KBD_CCMD_WRITE_AUX_OBUF:
|
|
|
|
case KBD_CCMD_WRITE_MOUSE:
|
|
|
|
case KBD_CCMD_WRITE_OUTPORT:
|
|
|
|
s->write_cmd = val;
|
|
|
|
break;
|
|
|
|
case KBD_CCMD_MOUSE_DISABLE:
|
|
|
|
s->mode |= KBD_MODE_DISABLE_MOUSE;
|
|
|
|
break;
|
|
|
|
case KBD_CCMD_MOUSE_ENABLE:
|
|
|
|
s->mode &= ~KBD_MODE_DISABLE_MOUSE;
|
|
|
|
break;
|
|
|
|
case KBD_CCMD_TEST_MOUSE:
|
|
|
|
kbd_queue(s, 0x00, 0);
|
|
|
|
break;
|
|
|
|
case KBD_CCMD_SELF_TEST:
|
|
|
|
s->status |= KBD_STAT_SELFTEST;
|
|
|
|
kbd_queue(s, 0x55, 0);
|
|
|
|
break;
|
|
|
|
case KBD_CCMD_KBD_TEST:
|
|
|
|
kbd_queue(s, 0x00, 0);
|
|
|
|
break;
|
|
|
|
case KBD_CCMD_KBD_DISABLE:
|
|
|
|
s->mode |= KBD_MODE_DISABLE_KBD;
|
|
|
|
kbd_update_irq(s);
|
|
|
|
break;
|
|
|
|
case KBD_CCMD_KBD_ENABLE:
|
|
|
|
s->mode &= ~KBD_MODE_DISABLE_KBD;
|
|
|
|
kbd_update_irq(s);
|
|
|
|
break;
|
|
|
|
case KBD_CCMD_READ_INPORT:
|
2014-02-11 23:46:03 +01:00
|
|
|
kbd_queue(s, 0x80, 0);
|
2004-03-14 13:20:30 +01:00
|
|
|
break;
|
|
|
|
case KBD_CCMD_READ_OUTPORT:
|
2010-05-22 09:59:01 +02:00
|
|
|
kbd_queue(s, s->outport, 0);
|
2004-03-14 13:20:30 +01:00
|
|
|
break;
|
|
|
|
case KBD_CCMD_ENABLE_A20:
|
2016-06-22 14:24:51 +02:00
|
|
|
qemu_irq_raise(s->a20_out);
|
2010-05-22 09:59:01 +02:00
|
|
|
s->outport |= KBD_OUT_A20;
|
2004-03-14 13:20:30 +01:00
|
|
|
break;
|
|
|
|
case KBD_CCMD_DISABLE_A20:
|
2016-06-22 14:24:51 +02:00
|
|
|
qemu_irq_lower(s->a20_out);
|
2010-05-22 09:59:01 +02:00
|
|
|
s->outport &= ~KBD_OUT_A20;
|
2004-03-14 13:20:30 +01:00
|
|
|
break;
|
|
|
|
case KBD_CCMD_RESET:
|
2017-05-15 23:41:13 +02:00
|
|
|
qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
|
2004-03-14 13:20:30 +01:00
|
|
|
break;
|
2010-08-19 14:52:12 +02:00
|
|
|
case KBD_CCMD_NO_OP:
|
|
|
|
/* ignore that */
|
2004-03-14 13:20:30 +01:00
|
|
|
break;
|
|
|
|
default:
|
2018-06-26 18:50:40 +02:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"unsupported keyboard cmd=0x%02" PRIx64 "\n", val);
|
2004-03-14 13:20:30 +01:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-08 13:30:08 +02:00
|
|
|
static uint64_t kbd_read_data(void *opaque, hwaddr addr,
|
|
|
|
unsigned size)
|
2004-03-14 13:20:30 +01:00
|
|
|
{
|
2004-06-03 20:45:02 +02:00
|
|
|
KBDState *s = opaque;
|
2008-02-10 14:39:24 +01:00
|
|
|
uint32_t val;
|
2004-03-14 13:20:30 +01:00
|
|
|
|
2005-11-26 11:14:03 +01:00
|
|
|
if (s->pending == KBD_PENDING_AUX)
|
2008-02-10 14:39:24 +01:00
|
|
|
val = ps2_read_data(s->mouse);
|
|
|
|
else
|
|
|
|
val = ps2_read_data(s->kbd);
|
2004-03-14 13:20:30 +01:00
|
|
|
|
2018-10-16 13:22:32 +02:00
|
|
|
trace_pckbd_kbd_read_data(val);
|
2008-02-10 14:39:24 +01:00
|
|
|
return val;
|
2004-03-14 13:20:30 +01:00
|
|
|
}
|
|
|
|
|
2012-10-08 13:30:08 +02:00
|
|
|
static void kbd_write_data(void *opaque, hwaddr addr,
|
|
|
|
uint64_t val, unsigned size)
|
2004-03-14 13:20:30 +01:00
|
|
|
{
|
2004-03-14 22:46:48 +01:00
|
|
|
KBDState *s = opaque;
|
2004-03-14 13:20:30 +01:00
|
|
|
|
2018-10-16 13:22:32 +02:00
|
|
|
trace_pckbd_kbd_write_data(val);
|
2004-03-14 13:20:30 +01:00
|
|
|
|
|
|
|
switch(s->write_cmd) {
|
|
|
|
case 0:
|
2005-11-26 11:14:03 +01:00
|
|
|
ps2_write_keyboard(s->kbd, val);
|
2004-03-14 13:20:30 +01:00
|
|
|
break;
|
|
|
|
case KBD_CCMD_WRITE_MODE:
|
|
|
|
s->mode = val;
|
2006-02-08 05:42:17 +01:00
|
|
|
ps2_keyboard_set_translation(s->kbd, (s->mode & KBD_MODE_KCC) != 0);
|
2005-11-26 11:14:03 +01:00
|
|
|
/* ??? */
|
2004-03-14 13:20:30 +01:00
|
|
|
kbd_update_irq(s);
|
|
|
|
break;
|
|
|
|
case KBD_CCMD_WRITE_OBUF:
|
|
|
|
kbd_queue(s, val, 0);
|
|
|
|
break;
|
|
|
|
case KBD_CCMD_WRITE_AUX_OBUF:
|
|
|
|
kbd_queue(s, val, 1);
|
|
|
|
break;
|
|
|
|
case KBD_CCMD_WRITE_OUTPORT:
|
2011-01-06 19:24:35 +01:00
|
|
|
outport_write(s, val);
|
2004-03-14 13:20:30 +01:00
|
|
|
break;
|
|
|
|
case KBD_CCMD_WRITE_MOUSE:
|
2005-11-26 11:14:03 +01:00
|
|
|
ps2_write_mouse(s->mouse, val);
|
2004-03-14 13:20:30 +01:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
s->write_cmd = 0;
|
|
|
|
}
|
|
|
|
|
2004-06-20 14:58:36 +02:00
|
|
|
static void kbd_reset(void *opaque)
|
2004-03-14 13:20:30 +01:00
|
|
|
{
|
2004-06-20 14:58:36 +02:00
|
|
|
KBDState *s = opaque;
|
2004-03-14 13:20:30 +01:00
|
|
|
|
|
|
|
s->mode = KBD_MODE_KBD_INT | KBD_MODE_MOUSE_INT;
|
|
|
|
s->status = KBD_STAT_CMD | KBD_STAT_UNLOCKED;
|
2014-12-22 08:55:19 +01:00
|
|
|
s->outport = KBD_OUT_RESET | KBD_OUT_A20 | KBD_OUT_ONES;
|
2014-08-28 13:19:14 +02:00
|
|
|
s->outport_present = false;
|
|
|
|
}
|
|
|
|
|
|
|
|
static uint8_t kbd_outport_default(KBDState *s)
|
|
|
|
{
|
2014-12-22 08:55:19 +01:00
|
|
|
return KBD_OUT_RESET | KBD_OUT_A20 | KBD_OUT_ONES
|
2014-08-28 13:19:14 +02:00
|
|
|
| (s->status & KBD_STAT_OBF ? KBD_OUT_OBF : 0)
|
|
|
|
| (s->status & KBD_STAT_MOUSE_OBF ? KBD_OUT_MOUSE_OBF : 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int kbd_outport_post_load(void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
KBDState *s = opaque;
|
|
|
|
s->outport_present = true;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-09-23 14:09:54 +02:00
|
|
|
static bool kbd_outport_needed(void *opaque)
|
|
|
|
{
|
|
|
|
KBDState *s = opaque;
|
|
|
|
return s->outport != kbd_outport_default(s);
|
|
|
|
}
|
|
|
|
|
2014-08-28 13:19:14 +02:00
|
|
|
static const VMStateDescription vmstate_kbd_outport = {
|
|
|
|
.name = "pckbd_outport",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
|
|
|
.post_load = kbd_outport_post_load,
|
2014-09-23 14:09:54 +02:00
|
|
|
.needed = kbd_outport_needed,
|
2014-08-28 13:19:14 +02:00
|
|
|
.fields = (VMStateField[]) {
|
|
|
|
VMSTATE_UINT8(outport, KBDState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
static int kbd_post_load(void *opaque, int version_id)
|
|
|
|
{
|
|
|
|
KBDState *s = opaque;
|
|
|
|
if (!s->outport_present) {
|
|
|
|
s->outport = kbd_outport_default(s);
|
|
|
|
}
|
|
|
|
s->outport_present = false;
|
|
|
|
return 0;
|
2004-03-14 13:20:30 +01:00
|
|
|
}
|
|
|
|
|
2009-09-10 03:04:41 +02:00
|
|
|
static const VMStateDescription vmstate_kbd = {
|
|
|
|
.name = "pckbd",
|
|
|
|
.version_id = 3,
|
|
|
|
.minimum_version_id = 3,
|
2014-08-28 13:19:14 +02:00
|
|
|
.post_load = kbd_post_load,
|
2014-04-16 15:32:32 +02:00
|
|
|
.fields = (VMStateField[]) {
|
2009-09-10 03:04:41 +02:00
|
|
|
VMSTATE_UINT8(write_cmd, KBDState),
|
|
|
|
VMSTATE_UINT8(status, KBDState),
|
|
|
|
VMSTATE_UINT8(mode, KBDState),
|
|
|
|
VMSTATE_UINT8(pending, KBDState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
2014-08-28 13:19:14 +02:00
|
|
|
},
|
2014-09-23 14:09:54 +02:00
|
|
|
.subsections = (const VMStateDescription*[]) {
|
|
|
|
&vmstate_kbd_outport,
|
|
|
|
NULL
|
2009-09-10 03:04:41 +02:00
|
|
|
}
|
|
|
|
};
|
2004-07-10 15:39:53 +02:00
|
|
|
|
2007-04-16 19:20:48 +02:00
|
|
|
/* Memory mapped interface */
|
2018-06-15 15:57:13 +02:00
|
|
|
static uint64_t kbd_mm_readfn(void *opaque, hwaddr addr, unsigned size)
|
2007-04-16 19:20:48 +02:00
|
|
|
{
|
|
|
|
KBDState *s = opaque;
|
|
|
|
|
2008-12-10 16:02:07 +01:00
|
|
|
if (addr & s->mask)
|
2012-10-08 13:30:08 +02:00
|
|
|
return kbd_read_status(s, 0, 1) & 0xff;
|
2008-12-10 16:02:07 +01:00
|
|
|
else
|
2012-10-08 13:30:08 +02:00
|
|
|
return kbd_read_data(s, 0, 1) & 0xff;
|
2007-04-16 19:20:48 +02:00
|
|
|
}
|
|
|
|
|
2018-06-15 15:57:13 +02:00
|
|
|
static void kbd_mm_writefn(void *opaque, hwaddr addr,
|
|
|
|
uint64_t value, unsigned size)
|
2007-04-16 19:20:48 +02:00
|
|
|
{
|
|
|
|
KBDState *s = opaque;
|
|
|
|
|
2008-12-10 16:02:07 +01:00
|
|
|
if (addr & s->mask)
|
2012-10-08 13:30:08 +02:00
|
|
|
kbd_write_command(s, 0, value & 0xff, 1);
|
2008-12-10 16:02:07 +01:00
|
|
|
else
|
2012-10-08 13:30:08 +02:00
|
|
|
kbd_write_data(s, 0, value & 0xff, 1);
|
2007-04-16 19:20:48 +02:00
|
|
|
}
|
|
|
|
|
2018-06-15 15:57:13 +02:00
|
|
|
|
2011-08-11 00:28:17 +02:00
|
|
|
static const MemoryRegionOps i8042_mmio_ops = {
|
2018-06-15 15:57:13 +02:00
|
|
|
.read = kbd_mm_readfn,
|
|
|
|
.write = kbd_mm_writefn,
|
|
|
|
.valid.min_access_size = 1,
|
|
|
|
.valid.max_access_size = 4,
|
2011-08-11 00:28:17 +02:00
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
2007-04-16 19:20:48 +02:00
|
|
|
};
|
|
|
|
|
2007-06-08 18:45:23 +02:00
|
|
|
void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
|
2011-08-11 00:28:17 +02:00
|
|
|
MemoryRegion *region, ram_addr_t size,
|
2012-10-23 12:30:10 +02:00
|
|
|
hwaddr mask)
|
2007-04-16 19:20:48 +02:00
|
|
|
{
|
2011-08-21 05:09:37 +02:00
|
|
|
KBDState *s = g_malloc0(sizeof(KBDState));
|
2007-04-16 19:20:48 +02:00
|
|
|
|
|
|
|
s->irq_kbd = kbd_irq;
|
|
|
|
s->irq_mouse = mouse_irq;
|
2008-12-10 16:02:07 +01:00
|
|
|
s->mask = mask;
|
2007-04-16 19:20:48 +02:00
|
|
|
|
2010-06-25 19:09:07 +02:00
|
|
|
vmstate_register(NULL, 0, &vmstate_kbd, s);
|
2011-08-11 00:28:17 +02:00
|
|
|
|
2013-06-06 11:41:28 +02:00
|
|
|
memory_region_init_io(region, NULL, &i8042_mmio_ops, s, "i8042", size);
|
2007-04-16 19:20:48 +02:00
|
|
|
|
|
|
|
s->kbd = ps2_kbd_init(kbd_update_kbd_irq, s);
|
|
|
|
s->mouse = ps2_mouse_init(kbd_update_aux_irq, s);
|
2009-06-27 09:25:07 +02:00
|
|
|
qemu_register_reset(kbd_reset, s);
|
2007-04-16 19:20:48 +02:00
|
|
|
}
|
2009-07-31 12:30:15 +02:00
|
|
|
|
2013-04-27 22:18:47 +02:00
|
|
|
#define I8042(obj) OBJECT_CHECK(ISAKBDState, (obj), TYPE_I8042)
|
|
|
|
|
2009-07-31 12:30:15 +02:00
|
|
|
typedef struct ISAKBDState {
|
2013-04-27 22:18:47 +02:00
|
|
|
ISADevice parent_obj;
|
|
|
|
|
2011-08-11 00:28:17 +02:00
|
|
|
KBDState kbd;
|
|
|
|
MemoryRegion io[2];
|
2009-07-31 12:30:15 +02:00
|
|
|
} ISAKBDState;
|
|
|
|
|
2010-05-22 09:59:01 +02:00
|
|
|
void i8042_isa_mouse_fake_event(void *opaque)
|
|
|
|
{
|
|
|
|
ISADevice *dev = opaque;
|
2013-04-27 22:18:47 +02:00
|
|
|
ISAKBDState *isa = I8042(dev);
|
|
|
|
KBDState *s = &isa->kbd;
|
2010-05-22 09:59:01 +02:00
|
|
|
|
|
|
|
ps2_mouse_fake_event(s->mouse);
|
|
|
|
}
|
|
|
|
|
2016-07-15 18:42:05 +02:00
|
|
|
void i8042_setup_a20_line(ISADevice *dev, qemu_irq a20_out)
|
2010-05-22 09:59:01 +02:00
|
|
|
{
|
2016-07-15 18:42:05 +02:00
|
|
|
qdev_connect_gpio_out_named(DEVICE(dev), I8042_A20_LINE, 0, a20_out);
|
2010-05-22 09:59:01 +02:00
|
|
|
}
|
|
|
|
|
2009-12-04 21:44:44 +01:00
|
|
|
static const VMStateDescription vmstate_kbd_isa = {
|
2009-12-02 12:36:46 +01:00
|
|
|
.name = "pckbd",
|
|
|
|
.version_id = 3,
|
|
|
|
.minimum_version_id = 3,
|
2014-04-16 15:32:32 +02:00
|
|
|
.fields = (VMStateField[]) {
|
2009-12-02 12:36:46 +01:00
|
|
|
VMSTATE_STRUCT(kbd, ISAKBDState, 0, vmstate_kbd, KBDState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2011-08-11 00:28:17 +02:00
|
|
|
static const MemoryRegionOps i8042_data_ops = {
|
2012-10-08 13:30:08 +02:00
|
|
|
.read = kbd_read_data,
|
|
|
|
.write = kbd_write_data,
|
|
|
|
.impl = {
|
|
|
|
.min_access_size = 1,
|
|
|
|
.max_access_size = 1,
|
|
|
|
},
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
2011-08-11 00:28:17 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
static const MemoryRegionOps i8042_cmd_ops = {
|
2012-10-08 13:30:08 +02:00
|
|
|
.read = kbd_read_status,
|
|
|
|
.write = kbd_write_command,
|
|
|
|
.impl = {
|
|
|
|
.min_access_size = 1,
|
|
|
|
.max_access_size = 1,
|
|
|
|
},
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
2011-08-11 00:28:17 +02:00
|
|
|
};
|
|
|
|
|
2012-11-25 02:37:14 +01:00
|
|
|
static void i8042_initfn(Object *obj)
|
2009-07-31 12:30:15 +02:00
|
|
|
{
|
2012-11-25 02:37:14 +01:00
|
|
|
ISAKBDState *isa_s = I8042(obj);
|
2011-08-11 00:28:17 +02:00
|
|
|
KBDState *s = &isa_s->kbd;
|
2009-07-31 12:30:15 +02:00
|
|
|
|
2013-06-07 03:25:08 +02:00
|
|
|
memory_region_init_io(isa_s->io + 0, obj, &i8042_data_ops, s,
|
|
|
|
"i8042-data", 1);
|
|
|
|
memory_region_init_io(isa_s->io + 1, obj, &i8042_cmd_ops, s,
|
|
|
|
"i8042-cmd", 1);
|
2016-06-22 14:24:51 +02:00
|
|
|
|
|
|
|
qdev_init_gpio_out_named(DEVICE(obj), &s->a20_out, I8042_A20_LINE, 1);
|
2012-11-25 02:37:14 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static void i8042_realizefn(DeviceState *dev, Error **errp)
|
|
|
|
{
|
|
|
|
ISADevice *isadev = ISA_DEVICE(dev);
|
|
|
|
ISAKBDState *isa_s = I8042(dev);
|
|
|
|
KBDState *s = &isa_s->kbd;
|
|
|
|
|
|
|
|
isa_init_irq(isadev, &s->irq_kbd, 1);
|
|
|
|
isa_init_irq(isadev, &s->irq_mouse, 12);
|
|
|
|
|
|
|
|
isa_register_ioport(isadev, isa_s->io + 0, 0x60);
|
|
|
|
isa_register_ioport(isadev, isa_s->io + 1, 0x64);
|
2009-07-31 12:30:15 +02:00
|
|
|
|
|
|
|
s->kbd = ps2_kbd_init(kbd_update_kbd_irq, s);
|
|
|
|
s->mouse = ps2_mouse_init(kbd_update_aux_irq, s);
|
|
|
|
qemu_register_reset(kbd_reset, s);
|
|
|
|
}
|
|
|
|
|
2011-12-04 18:52:49 +01:00
|
|
|
static void i8042_class_initfn(ObjectClass *klass, void *data)
|
|
|
|
{
|
2011-12-08 04:34:16 +01:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2012-11-25 02:37:14 +01:00
|
|
|
|
|
|
|
dc->realize = i8042_realizefn;
|
2011-12-08 04:34:16 +01:00
|
|
|
dc->vmsd = &vmstate_kbd_isa;
|
2019-01-25 16:14:40 +01:00
|
|
|
set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
|
2011-12-04 18:52:49 +01:00
|
|
|
}
|
|
|
|
|
2013-01-10 16:19:07 +01:00
|
|
|
static const TypeInfo i8042_info = {
|
2013-04-27 22:18:47 +02:00
|
|
|
.name = TYPE_I8042,
|
2011-12-08 04:34:16 +01:00
|
|
|
.parent = TYPE_ISA_DEVICE,
|
|
|
|
.instance_size = sizeof(ISAKBDState),
|
2012-11-25 02:37:14 +01:00
|
|
|
.instance_init = i8042_initfn,
|
2011-12-08 04:34:16 +01:00
|
|
|
.class_init = i8042_class_initfn,
|
2009-07-31 12:30:15 +02:00
|
|
|
};
|
|
|
|
|
2012-02-09 15:20:55 +01:00
|
|
|
static void i8042_register_types(void)
|
2009-07-31 12:30:15 +02:00
|
|
|
{
|
2011-12-08 04:34:16 +01:00
|
|
|
type_register_static(&i8042_info);
|
2009-07-31 12:30:15 +02:00
|
|
|
}
|
2012-02-09 15:20:55 +01:00
|
|
|
|
|
|
|
type_init(i8042_register_types)
|