2007-04-30 03:26:42 +02:00
|
|
|
/*
|
|
|
|
* Intel XScale PXA255/270 processor support.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2006 Openedhand Ltd.
|
|
|
|
* Written by Andrzej Zaborowski <balrog@zabor.org>
|
|
|
|
*
|
2007-10-29 11:34:01 +01:00
|
|
|
* This code is licenced under the GNU GPL v2.
|
2007-04-30 03:26:42 +02:00
|
|
|
*/
|
|
|
|
#ifndef PXA_H
|
|
|
|
# define PXA_H "pxa.h"
|
|
|
|
|
|
|
|
/* Interrupt numbers */
|
|
|
|
# define PXA2XX_PIC_SSP3 0
|
|
|
|
# define PXA2XX_PIC_USBH2 2
|
|
|
|
# define PXA2XX_PIC_USBH1 3
|
2007-12-16 13:13:51 +01:00
|
|
|
# define PXA2XX_PIC_KEYPAD 4
|
2007-04-30 03:26:42 +02:00
|
|
|
# define PXA2XX_PIC_PWRI2C 6
|
|
|
|
# define PXA25X_PIC_HWUART 7
|
|
|
|
# define PXA27X_PIC_OST_4_11 7
|
|
|
|
# define PXA2XX_PIC_GPIO_0 8
|
|
|
|
# define PXA2XX_PIC_GPIO_1 9
|
|
|
|
# define PXA2XX_PIC_GPIO_X 10
|
|
|
|
# define PXA2XX_PIC_I2S 13
|
|
|
|
# define PXA26X_PIC_ASSP 15
|
|
|
|
# define PXA25X_PIC_NSSP 16
|
|
|
|
# define PXA27X_PIC_SSP2 16
|
|
|
|
# define PXA2XX_PIC_LCD 17
|
|
|
|
# define PXA2XX_PIC_I2C 18
|
|
|
|
# define PXA2XX_PIC_ICP 19
|
|
|
|
# define PXA2XX_PIC_STUART 20
|
|
|
|
# define PXA2XX_PIC_BTUART 21
|
|
|
|
# define PXA2XX_PIC_FFUART 22
|
|
|
|
# define PXA2XX_PIC_MMC 23
|
|
|
|
# define PXA2XX_PIC_SSP 24
|
|
|
|
# define PXA2XX_PIC_DMA 25
|
|
|
|
# define PXA2XX_PIC_OST_0 26
|
|
|
|
# define PXA2XX_PIC_RTC1HZ 30
|
|
|
|
# define PXA2XX_PIC_RTCALARM 31
|
|
|
|
|
|
|
|
/* DMA requests */
|
|
|
|
# define PXA2XX_RX_RQ_I2S 2
|
|
|
|
# define PXA2XX_TX_RQ_I2S 3
|
|
|
|
# define PXA2XX_RX_RQ_BTUART 4
|
|
|
|
# define PXA2XX_TX_RQ_BTUART 5
|
|
|
|
# define PXA2XX_RX_RQ_FFUART 6
|
|
|
|
# define PXA2XX_TX_RQ_FFUART 7
|
|
|
|
# define PXA2XX_RX_RQ_SSP1 13
|
|
|
|
# define PXA2XX_TX_RQ_SSP1 14
|
|
|
|
# define PXA2XX_RX_RQ_SSP2 15
|
|
|
|
# define PXA2XX_TX_RQ_SSP2 16
|
|
|
|
# define PXA2XX_RX_RQ_ICP 17
|
|
|
|
# define PXA2XX_TX_RQ_ICP 18
|
|
|
|
# define PXA2XX_RX_RQ_STUART 19
|
|
|
|
# define PXA2XX_TX_RQ_STUART 20
|
|
|
|
# define PXA2XX_RX_RQ_MMCI 21
|
|
|
|
# define PXA2XX_TX_RQ_MMCI 22
|
|
|
|
# define PXA2XX_USB_RQ(x) ((x) + 24)
|
|
|
|
# define PXA2XX_RX_RQ_SSP3 66
|
|
|
|
# define PXA2XX_TX_RQ_SSP3 67
|
|
|
|
|
2007-05-08 21:03:12 +02:00
|
|
|
# define PXA2XX_SDRAM_BASE 0xa0000000
|
|
|
|
# define PXA2XX_INTERNAL_BASE 0x5c000000
|
2007-05-12 11:19:36 +02:00
|
|
|
# define PXA2XX_INTERNAL_SIZE 0x40000
|
2007-04-30 03:26:42 +02:00
|
|
|
|
|
|
|
/* pxa2xx_pic.c */
|
2009-10-01 23:12:16 +02:00
|
|
|
qemu_irq *pxa2xx_pic_init(target_phys_addr_t base, CPUState *env);
|
2007-04-30 03:26:42 +02:00
|
|
|
|
2007-04-30 03:48:07 +02:00
|
|
|
/* pxa2xx_timer.c */
|
2009-10-01 23:12:16 +02:00
|
|
|
void pxa25x_timer_init(target_phys_addr_t base, qemu_irq *irqs);
|
|
|
|
void pxa27x_timer_init(target_phys_addr_t base, qemu_irq *irqs, qemu_irq irq4);
|
2007-04-30 03:48:07 +02:00
|
|
|
|
2007-04-30 03:26:42 +02:00
|
|
|
/* pxa2xx_gpio.c */
|
2009-05-10 02:44:56 +02:00
|
|
|
typedef struct PXA2xxGPIOInfo PXA2xxGPIOInfo;
|
2009-10-01 23:12:16 +02:00
|
|
|
PXA2xxGPIOInfo *pxa2xx_gpio_init(target_phys_addr_t base,
|
2007-04-30 03:26:42 +02:00
|
|
|
CPUState *env, qemu_irq *pic, int lines);
|
2009-05-10 02:44:56 +02:00
|
|
|
qemu_irq *pxa2xx_gpio_in_get(PXA2xxGPIOInfo *s);
|
|
|
|
void pxa2xx_gpio_out_set(PXA2xxGPIOInfo *s,
|
2007-11-17 15:07:13 +01:00
|
|
|
int line, qemu_irq handler);
|
2009-05-10 02:44:56 +02:00
|
|
|
void pxa2xx_gpio_read_notifier(PXA2xxGPIOInfo *s, qemu_irq handler);
|
2007-04-30 03:26:42 +02:00
|
|
|
|
|
|
|
/* pxa2xx_dma.c */
|
2009-05-10 02:44:56 +02:00
|
|
|
typedef struct PXA2xxDMAState PXA2xxDMAState;
|
2009-10-01 23:12:16 +02:00
|
|
|
PXA2xxDMAState *pxa255_dma_init(target_phys_addr_t base,
|
2007-04-30 03:26:42 +02:00
|
|
|
qemu_irq irq);
|
2009-10-01 23:12:16 +02:00
|
|
|
PXA2xxDMAState *pxa27x_dma_init(target_phys_addr_t base,
|
2007-04-30 03:26:42 +02:00
|
|
|
qemu_irq irq);
|
2009-05-10 02:44:56 +02:00
|
|
|
void pxa2xx_dma_request(PXA2xxDMAState *s, int req_num, int on);
|
2007-04-30 03:26:42 +02:00
|
|
|
|
2007-04-30 03:48:07 +02:00
|
|
|
/* pxa2xx_lcd.c */
|
2009-05-10 02:44:56 +02:00
|
|
|
typedef struct PXA2xxLCDState PXA2xxLCDState;
|
2009-10-01 23:12:16 +02:00
|
|
|
PXA2xxLCDState *pxa2xx_lcdc_init(target_phys_addr_t base,
|
2009-01-16 20:04:14 +01:00
|
|
|
qemu_irq irq);
|
2009-05-10 02:44:56 +02:00
|
|
|
void pxa2xx_lcd_vsync_notifier(PXA2xxLCDState *s, qemu_irq handler);
|
2007-04-30 03:48:07 +02:00
|
|
|
void pxa2xx_lcdc_oritentation(void *opaque, int angle);
|
|
|
|
|
|
|
|
/* pxa2xx_mmci.c */
|
2009-05-10 02:44:56 +02:00
|
|
|
typedef struct PXA2xxMMCIState PXA2xxMMCIState;
|
2009-10-01 23:12:16 +02:00
|
|
|
PXA2xxMMCIState *pxa2xx_mmci_init(target_phys_addr_t base,
|
2007-11-17 18:14:51 +01:00
|
|
|
BlockDriverState *bd, qemu_irq irq, void *dma);
|
2009-05-10 02:44:56 +02:00
|
|
|
void pxa2xx_mmci_handlers(PXA2xxMMCIState *s, qemu_irq readonly,
|
2007-11-17 15:34:44 +01:00
|
|
|
qemu_irq coverswitch);
|
2007-04-30 03:48:07 +02:00
|
|
|
|
|
|
|
/* pxa2xx_pcmcia.c */
|
2009-05-10 02:44:56 +02:00
|
|
|
typedef struct PXA2xxPCMCIAState PXA2xxPCMCIAState;
|
2009-10-01 23:12:16 +02:00
|
|
|
PXA2xxPCMCIAState *pxa2xx_pcmcia_init(target_phys_addr_t base);
|
2009-05-10 02:44:56 +02:00
|
|
|
int pxa2xx_pcmcia_attach(void *opaque, PCMCIACardState *card);
|
2007-04-30 03:48:07 +02:00
|
|
|
int pxa2xx_pcmcia_dettach(void *opaque);
|
|
|
|
void pxa2xx_pcmcia_set_irq_cb(void *opaque, qemu_irq irq, qemu_irq cd_irq);
|
|
|
|
|
2007-12-16 13:13:51 +01:00
|
|
|
/* pxa2xx_keypad.c */
|
|
|
|
struct keymap {
|
|
|
|
int column;
|
|
|
|
int row;
|
|
|
|
};
|
2009-05-10 02:44:56 +02:00
|
|
|
typedef struct PXA2xxKeyPadState PXA2xxKeyPadState;
|
2009-10-01 23:12:16 +02:00
|
|
|
PXA2xxKeyPadState *pxa27x_keypad_init(target_phys_addr_t base,
|
2007-12-16 13:13:51 +01:00
|
|
|
qemu_irq irq);
|
2009-05-10 02:44:56 +02:00
|
|
|
void pxa27x_register_keypad(PXA2xxKeyPadState *kp, struct keymap *map,
|
2007-12-16 13:13:51 +01:00
|
|
|
int size);
|
|
|
|
|
2007-04-30 03:26:42 +02:00
|
|
|
/* pxa2xx.c */
|
2009-05-10 02:44:56 +02:00
|
|
|
typedef struct PXA2xxI2CState PXA2xxI2CState;
|
2009-10-01 23:12:16 +02:00
|
|
|
PXA2xxI2CState *pxa2xx_i2c_init(target_phys_addr_t base,
|
2007-05-28 13:26:15 +02:00
|
|
|
qemu_irq irq, uint32_t page_size);
|
2009-05-10 02:44:56 +02:00
|
|
|
i2c_bus *pxa2xx_i2c_bus(PXA2xxI2CState *s);
|
2007-05-23 23:47:51 +02:00
|
|
|
|
2009-05-10 02:44:56 +02:00
|
|
|
typedef struct PXA2xxI2SState PXA2xxI2SState;
|
|
|
|
typedef struct PXA2xxFIrState PXA2xxFIrState;
|
2007-04-30 03:26:42 +02:00
|
|
|
|
2009-05-10 02:44:56 +02:00
|
|
|
typedef struct {
|
2007-04-30 03:26:42 +02:00
|
|
|
CPUState *env;
|
|
|
|
qemu_irq *pic;
|
2007-11-17 15:07:13 +01:00
|
|
|
qemu_irq reset;
|
2009-05-10 02:44:56 +02:00
|
|
|
PXA2xxDMAState *dma;
|
|
|
|
PXA2xxGPIOInfo *gpio;
|
|
|
|
PXA2xxLCDState *lcd;
|
2009-05-14 23:35:09 +02:00
|
|
|
SSIBus **ssp;
|
2009-05-10 02:44:56 +02:00
|
|
|
PXA2xxI2CState *i2c[2];
|
|
|
|
PXA2xxMMCIState *mmc;
|
|
|
|
PXA2xxPCMCIAState *pcmcia[2];
|
|
|
|
PXA2xxI2SState *i2s;
|
|
|
|
PXA2xxFIrState *fir;
|
|
|
|
PXA2xxKeyPadState *kp;
|
2007-04-30 03:26:42 +02:00
|
|
|
|
|
|
|
/* Power management */
|
2009-10-01 23:12:16 +02:00
|
|
|
target_phys_addr_t pm_base;
|
2007-04-30 03:26:42 +02:00
|
|
|
uint32_t pm_regs[0x40];
|
|
|
|
|
|
|
|
/* Clock management */
|
2009-10-01 23:12:16 +02:00
|
|
|
target_phys_addr_t cm_base;
|
2007-04-30 03:26:42 +02:00
|
|
|
uint32_t cm_regs[4];
|
|
|
|
uint32_t clkcfg;
|
|
|
|
|
|
|
|
/* Memory management */
|
2009-10-01 23:12:16 +02:00
|
|
|
target_phys_addr_t mm_base;
|
2007-04-30 03:26:42 +02:00
|
|
|
uint32_t mm_regs[0x1a];
|
|
|
|
|
|
|
|
/* Performance monitoring */
|
|
|
|
uint32_t pmnc;
|
|
|
|
|
|
|
|
/* Real-Time clock */
|
2009-10-01 23:12:16 +02:00
|
|
|
target_phys_addr_t rtc_base;
|
2007-04-30 03:26:42 +02:00
|
|
|
uint32_t rttr;
|
|
|
|
uint32_t rtsr;
|
|
|
|
uint32_t rtar;
|
|
|
|
uint32_t rdar1;
|
|
|
|
uint32_t rdar2;
|
|
|
|
uint32_t ryar1;
|
|
|
|
uint32_t ryar2;
|
|
|
|
uint32_t swar1;
|
|
|
|
uint32_t swar2;
|
|
|
|
uint32_t piar;
|
|
|
|
uint32_t last_rcnr;
|
|
|
|
uint32_t last_rdcr;
|
|
|
|
uint32_t last_rycr;
|
|
|
|
uint32_t last_swcr;
|
|
|
|
uint32_t last_rtcpicr;
|
|
|
|
int64_t last_hz;
|
|
|
|
int64_t last_sw;
|
|
|
|
int64_t last_pi;
|
|
|
|
QEMUTimer *rtc_hz;
|
|
|
|
QEMUTimer *rtc_rdal1;
|
|
|
|
QEMUTimer *rtc_rdal2;
|
|
|
|
QEMUTimer *rtc_swal1;
|
|
|
|
QEMUTimer *rtc_swal2;
|
|
|
|
QEMUTimer *rtc_pi;
|
2009-05-10 02:44:56 +02:00
|
|
|
} PXA2xxState;
|
2007-04-30 03:26:42 +02:00
|
|
|
|
2009-05-10 02:44:56 +02:00
|
|
|
struct PXA2xxI2SState {
|
2007-04-30 03:26:42 +02:00
|
|
|
qemu_irq irq;
|
2009-05-10 02:44:56 +02:00
|
|
|
PXA2xxDMAState *dma;
|
2007-04-30 03:26:42 +02:00
|
|
|
void (*data_req)(void *, int, int);
|
|
|
|
|
|
|
|
uint32_t control[2];
|
|
|
|
uint32_t status;
|
|
|
|
uint32_t mask;
|
|
|
|
uint32_t clk;
|
|
|
|
|
|
|
|
int enable;
|
|
|
|
int rx_len;
|
|
|
|
int tx_len;
|
|
|
|
void (*codec_out)(void *, uint32_t);
|
|
|
|
uint32_t (*codec_in)(void *);
|
|
|
|
void *opaque;
|
|
|
|
|
|
|
|
int fifo_len;
|
|
|
|
uint32_t fifo[16];
|
|
|
|
};
|
|
|
|
|
|
|
|
# define PA_FMT "0x%08lx"
|
2007-11-11 20:47:59 +01:00
|
|
|
# define REG_FMT "0x" TARGET_FMT_plx
|
2007-04-30 03:26:42 +02:00
|
|
|
|
2009-05-10 02:44:56 +02:00
|
|
|
PXA2xxState *pxa270_init(unsigned int sdram_size, const char *revision);
|
|
|
|
PXA2xxState *pxa255_init(unsigned int sdram_size);
|
2007-04-30 03:26:42 +02:00
|
|
|
|
|
|
|
#endif /* PXA_H */
|