2021-04-30 15:27:30 +02:00
|
|
|
/*
|
|
|
|
* AArch32 translation, common definitions.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2021 Linaro, Ltd.
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2022-05-06 15:49:08 +02:00
|
|
|
#ifndef TARGET_ARM_TRANSLATE_A32_H
|
|
|
|
#define TARGET_ARM_TRANSLATE_A32_H
|
2021-04-30 15:27:30 +02:00
|
|
|
|
2021-04-30 15:27:31 +02:00
|
|
|
/* Prototypes for autogenerated disassembler functions */
|
|
|
|
bool disas_m_nocp(DisasContext *dc, uint32_t insn);
|
2021-06-14 17:09:20 +02:00
|
|
|
bool disas_mve(DisasContext *dc, uint32_t insn);
|
2021-04-30 15:27:35 +02:00
|
|
|
bool disas_vfp(DisasContext *s, uint32_t insn);
|
|
|
|
bool disas_vfp_uncond(DisasContext *s, uint32_t insn);
|
2021-04-30 15:27:40 +02:00
|
|
|
bool disas_neon_dp(DisasContext *s, uint32_t insn);
|
|
|
|
bool disas_neon_ls(DisasContext *s, uint32_t insn);
|
|
|
|
bool disas_neon_shared(DisasContext *s, uint32_t insn);
|
2021-04-30 15:27:31 +02:00
|
|
|
|
2021-04-30 15:27:30 +02:00
|
|
|
void load_reg_var(DisasContext *s, TCGv_i32 var, int reg);
|
|
|
|
void arm_gen_condlabel(DisasContext *s);
|
|
|
|
bool vfp_access_check(DisasContext *s);
|
2021-06-18 16:10:19 +02:00
|
|
|
bool vfp_access_check_m(DisasContext *s, bool skip_context_update);
|
2021-04-30 15:27:30 +02:00
|
|
|
void read_neon_element32(TCGv_i32 dest, int reg, int ele, MemOp memop);
|
|
|
|
void read_neon_element64(TCGv_i64 dest, int reg, int ele, MemOp memop);
|
|
|
|
void write_neon_element32(TCGv_i32 src, int reg, int ele, MemOp memop);
|
|
|
|
void write_neon_element64(TCGv_i64 src, int reg, int ele, MemOp memop);
|
2021-04-30 15:27:34 +02:00
|
|
|
TCGv_i32 add_reg_for_lit(DisasContext *s, int reg, int ofs);
|
|
|
|
void gen_set_cpsr(TCGv_i32 var, uint32_t mask);
|
|
|
|
void gen_set_condexec(DisasContext *s);
|
2022-10-20 05:06:35 +02:00
|
|
|
void gen_update_pc(DisasContext *s, target_long diff);
|
2021-04-30 15:27:34 +02:00
|
|
|
void gen_lookup_tb(DisasContext *s);
|
|
|
|
long vfp_reg_offset(bool dp, unsigned reg);
|
|
|
|
long neon_full_reg_offset(unsigned reg);
|
2021-04-30 15:27:39 +02:00
|
|
|
long neon_element_offset(int reg, int element, MemOp memop);
|
|
|
|
void gen_rev16(TCGv_i32 dest, TCGv_i32 var);
|
target/arm: Add handling for PSR.ECI/ICI
On A-profile, PSR bits [15:10][26:25] are always the IT state bits.
On M-profile, some of the reserved encodings of the IT state are used
to instead indicate partial progress through instructions that were
interrupted partway through by an exception and can be resumed.
These resumable instructions fall into two categories:
(1) load/store multiple instructions, where these bits are called
"ICI" and specify the register in the ldm/stm list where execution
should resume. (Specifically: LDM, STM, VLDM, VSTM, VLLDM, VLSTM,
CLRM, VSCCLRM.)
(2) MVE instructions subject to beatwise execution, where these bits
are called "ECI" and specify which beats in this and possibly also
the following MVE insn have been executed.
There are also a few insns (LE, LETP, and BKPT) which do not use the
ICI/ECI bits but must leave them alone.
Otherwise, we should raise an INVSTATE UsageFault for any attempt to
execute an insn with non-zero ICI/ECI bits.
So far we have been able to ignore ECI/ICI, because the architecture
allows the IMPDEF choice of "always restart load/store multiple from
the beginning regardless of ICI state", so the only thing we have
been missing is that we don't raise the INVSTATE fault for bad guest
code. However, MVE requires that we honour ECI bits and do not
rexecute beats of an insn that have already been executed.
Add the support in the decoder for handling ECI/ICI:
* identify the ECI/ICI case in the CONDEXEC TB flags
* when a load/store multiple insn succeeds, it updates the ECI/ICI
state (both in DisasContext and in the CPU state), and sets a flag
to say that the ECI/ICI state was handled
* if we find that the insn we just decoded did not handle the
ECI/ICI state, we delete all the code that we just generated for
it and instead emit the code to raise the INVFAULT. This allows
us to avoid having to update every non-MVE non-LDM/STM insn to
make it check for "is ECI/ICI set?".
We continue with our existing IMPDEF choice of not caring about the
ICI state for the load/store multiples and simply restarting them
from the beginning. Because we don't allow interrupts in the middle
of an insn, the only way we would see this state is if the guest set
ICI manually on return from an exception handler, so it's a corner
case which doesn't merit optimisation.
ICI update for LDM/STM is simple -- it always zeroes the state. ECI
update for MVE beatwise insns will be a little more complex, since
the ECI state may include information for the following insn.
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-id: 20210614151007.4545-5-peter.maydell@linaro.org
2021-06-14 17:09:14 +02:00
|
|
|
void clear_eci_state(DisasContext *s);
|
2021-06-17 14:16:28 +02:00
|
|
|
bool mve_eci_check(DisasContext *s);
|
2021-08-13 18:11:56 +02:00
|
|
|
void mve_update_eci(DisasContext *s);
|
2021-06-17 14:16:28 +02:00
|
|
|
void mve_update_and_store_eci(DisasContext *s);
|
2021-08-13 18:11:55 +02:00
|
|
|
bool mve_skip_vmov(DisasContext *s, int vn, int index, int size);
|
2021-04-30 15:27:30 +02:00
|
|
|
|
|
|
|
static inline TCGv_i32 load_cpu_offset(int offset)
|
|
|
|
{
|
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
|
|
|
tcg_gen_ld_i32(tmp, cpu_env, offset);
|
|
|
|
return tmp;
|
|
|
|
}
|
|
|
|
|
2023-04-24 17:39:09 +02:00
|
|
|
/* Load from a 32-bit field to a TCGv_i32 */
|
|
|
|
#define load_cpu_field(name) \
|
|
|
|
({ \
|
|
|
|
QEMU_BUILD_BUG_ON(sizeof_field(CPUARMState, name) != 4); \
|
|
|
|
load_cpu_offset(offsetof(CPUARMState, name)); \
|
|
|
|
})
|
2021-04-30 15:27:30 +02:00
|
|
|
|
2023-04-24 17:39:08 +02:00
|
|
|
/* Load from the low half of a 64-bit field to a TCGv_i32 */
|
|
|
|
#define load_cpu_field_low32(name) \
|
|
|
|
({ \
|
|
|
|
QEMU_BUILD_BUG_ON(sizeof_field(CPUARMState, name) != 8); \
|
|
|
|
load_cpu_offset(offsetoflow32(CPUARMState, name)); \
|
|
|
|
})
|
|
|
|
|
2022-04-17 19:43:33 +02:00
|
|
|
void store_cpu_offset(TCGv_i32 var, int offset, int size);
|
2021-04-30 15:27:30 +02:00
|
|
|
|
2023-04-24 17:39:09 +02:00
|
|
|
#define store_cpu_field(val, name) \
|
|
|
|
({ \
|
|
|
|
QEMU_BUILD_BUG_ON(sizeof_field(CPUARMState, name) != 4 \
|
|
|
|
&& sizeof_field(CPUARMState, name) != 1); \
|
|
|
|
store_cpu_offset(val, offsetof(CPUARMState, name), \
|
|
|
|
sizeof_field(CPUARMState, name)); \
|
|
|
|
})
|
2021-04-30 15:27:30 +02:00
|
|
|
|
2021-10-30 01:18:31 +02:00
|
|
|
#define store_cpu_field_constant(val, name) \
|
2022-04-17 19:43:33 +02:00
|
|
|
store_cpu_field(tcg_constant_i32(val), name)
|
2021-10-30 01:18:31 +02:00
|
|
|
|
2021-04-30 15:27:30 +02:00
|
|
|
/* Create a new temporary and set it to the value of a CPU register. */
|
|
|
|
static inline TCGv_i32 load_reg(DisasContext *s, int reg)
|
|
|
|
{
|
|
|
|
TCGv_i32 tmp = tcg_temp_new_i32();
|
|
|
|
load_reg_var(s, tmp, reg);
|
|
|
|
return tmp;
|
|
|
|
}
|
|
|
|
|
2021-04-30 15:27:34 +02:00
|
|
|
void store_reg(DisasContext *s, int reg, TCGv_i32 var);
|
|
|
|
|
2021-04-30 15:27:32 +02:00
|
|
|
void gen_aa32_ld_internal_i32(DisasContext *s, TCGv_i32 val,
|
|
|
|
TCGv_i32 a32, int index, MemOp opc);
|
|
|
|
void gen_aa32_st_internal_i32(DisasContext *s, TCGv_i32 val,
|
|
|
|
TCGv_i32 a32, int index, MemOp opc);
|
|
|
|
void gen_aa32_ld_internal_i64(DisasContext *s, TCGv_i64 val,
|
|
|
|
TCGv_i32 a32, int index, MemOp opc);
|
|
|
|
void gen_aa32_st_internal_i64(DisasContext *s, TCGv_i64 val,
|
|
|
|
TCGv_i32 a32, int index, MemOp opc);
|
|
|
|
void gen_aa32_ld_i32(DisasContext *s, TCGv_i32 val, TCGv_i32 a32,
|
|
|
|
int index, MemOp opc);
|
|
|
|
void gen_aa32_st_i32(DisasContext *s, TCGv_i32 val, TCGv_i32 a32,
|
|
|
|
int index, MemOp opc);
|
|
|
|
void gen_aa32_ld_i64(DisasContext *s, TCGv_i64 val, TCGv_i32 a32,
|
|
|
|
int index, MemOp opc);
|
|
|
|
void gen_aa32_st_i64(DisasContext *s, TCGv_i64 val, TCGv_i32 a32,
|
|
|
|
int index, MemOp opc);
|
|
|
|
|
|
|
|
#define DO_GEN_LD(SUFF, OPC) \
|
|
|
|
static inline void gen_aa32_ld##SUFF(DisasContext *s, TCGv_i32 val, \
|
|
|
|
TCGv_i32 a32, int index) \
|
|
|
|
{ \
|
|
|
|
gen_aa32_ld_i32(s, val, a32, index, OPC); \
|
|
|
|
}
|
|
|
|
|
|
|
|
#define DO_GEN_ST(SUFF, OPC) \
|
|
|
|
static inline void gen_aa32_st##SUFF(DisasContext *s, TCGv_i32 val, \
|
|
|
|
TCGv_i32 a32, int index) \
|
|
|
|
{ \
|
|
|
|
gen_aa32_st_i32(s, val, a32, index, OPC); \
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void gen_aa32_ld64(DisasContext *s, TCGv_i64 val,
|
|
|
|
TCGv_i32 a32, int index)
|
|
|
|
{
|
2022-01-06 22:00:51 +01:00
|
|
|
gen_aa32_ld_i64(s, val, a32, index, MO_UQ);
|
2021-04-30 15:27:32 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void gen_aa32_st64(DisasContext *s, TCGv_i64 val,
|
|
|
|
TCGv_i32 a32, int index)
|
|
|
|
{
|
2022-01-06 22:00:51 +01:00
|
|
|
gen_aa32_st_i64(s, val, a32, index, MO_UQ);
|
2021-04-30 15:27:32 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
DO_GEN_LD(8u, MO_UB)
|
|
|
|
DO_GEN_LD(16u, MO_UW)
|
|
|
|
DO_GEN_LD(32u, MO_UL)
|
|
|
|
DO_GEN_ST(8, MO_UB)
|
|
|
|
DO_GEN_ST(16, MO_UW)
|
|
|
|
DO_GEN_ST(32, MO_UL)
|
|
|
|
|
|
|
|
#undef DO_GEN_LD
|
|
|
|
#undef DO_GEN_ST
|
|
|
|
|
2021-04-30 15:27:34 +02:00
|
|
|
#if defined(CONFIG_USER_ONLY)
|
|
|
|
#define IS_USER(s) 1
|
|
|
|
#else
|
|
|
|
#define IS_USER(s) (s->user)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Set NZCV flags from the high 4 bits of var. */
|
|
|
|
#define gen_set_nzcv(var) gen_set_cpsr(var, CPSR_NZCV)
|
|
|
|
|
2021-04-30 15:27:39 +02:00
|
|
|
/* Swap low and high halfwords. */
|
|
|
|
static inline void gen_swap_half(TCGv_i32 dest, TCGv_i32 var)
|
|
|
|
{
|
|
|
|
tcg_gen_rotri_i32(dest, var, 16);
|
|
|
|
}
|
|
|
|
|
2021-04-30 15:27:30 +02:00
|
|
|
#endif
|