2008-02-01 11:05:41 +01:00
|
|
|
/*
|
|
|
|
* Tiny Code Generator for QEMU
|
|
|
|
*
|
|
|
|
* Copyright (c) 2008 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
2013-08-27 22:13:44 +02:00
|
|
|
|
|
|
|
#ifndef TCG_H
|
|
|
|
#define TCG_H
|
|
|
|
|
2009-04-13 20:45:38 +02:00
|
|
|
#include "qemu-common.h"
|
2016-03-15 16:58:45 +01:00
|
|
|
#include "cpu.h"
|
2016-03-15 13:16:36 +01:00
|
|
|
#include "exec/tb-context.h"
|
2013-09-19 21:16:45 +02:00
|
|
|
#include "qemu/bitops.h"
|
2013-08-20 23:41:29 +02:00
|
|
|
#include "tcg-target.h"
|
|
|
|
|
2016-03-15 13:16:36 +01:00
|
|
|
/* XXX: make safe guess about sizes */
|
|
|
|
#define MAX_OP_PER_INSTR 266
|
|
|
|
|
|
|
|
#if HOST_LONG_BITS == 32
|
|
|
|
#define MAX_OPC_PARAM_PER_ARG 2
|
|
|
|
#else
|
|
|
|
#define MAX_OPC_PARAM_PER_ARG 1
|
|
|
|
#endif
|
|
|
|
#define MAX_OPC_PARAM_IARGS 5
|
|
|
|
#define MAX_OPC_PARAM_OARGS 1
|
|
|
|
#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)
|
|
|
|
|
|
|
|
/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
|
|
|
|
* and up to 4 + N parameters on 64-bit archs
|
|
|
|
* (N = number of input arguments + output arguments). */
|
|
|
|
#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
|
|
|
|
#define OPC_BUF_SIZE 640
|
|
|
|
#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
|
|
|
|
|
|
|
|
#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
|
|
|
|
|
2015-05-31 08:11:34 +02:00
|
|
|
#define CPU_TEMP_BUF_NLONGS 128
|
|
|
|
|
2013-08-20 23:41:29 +02:00
|
|
|
/* Default target word size to pointer size. */
|
|
|
|
#ifndef TCG_TARGET_REG_BITS
|
|
|
|
# if UINTPTR_MAX == UINT32_MAX
|
|
|
|
# define TCG_TARGET_REG_BITS 32
|
|
|
|
# elif UINTPTR_MAX == UINT64_MAX
|
|
|
|
# define TCG_TARGET_REG_BITS 64
|
|
|
|
# else
|
|
|
|
# error Unknown pointer size for tcg target
|
|
|
|
# endif
|
2011-09-17 22:00:27 +02:00
|
|
|
#endif
|
|
|
|
|
2008-02-01 11:05:41 +01:00
|
|
|
#if TCG_TARGET_REG_BITS == 32
|
|
|
|
typedef int32_t tcg_target_long;
|
|
|
|
typedef uint32_t tcg_target_ulong;
|
|
|
|
#define TCG_PRIlx PRIx32
|
|
|
|
#define TCG_PRIld PRId32
|
|
|
|
#elif TCG_TARGET_REG_BITS == 64
|
|
|
|
typedef int64_t tcg_target_long;
|
|
|
|
typedef uint64_t tcg_target_ulong;
|
|
|
|
#define TCG_PRIlx PRIx64
|
|
|
|
#define TCG_PRIld PRId64
|
|
|
|
#else
|
|
|
|
#error unsupported
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if TCG_TARGET_NB_REGS <= 32
|
|
|
|
typedef uint32_t TCGRegSet;
|
|
|
|
#elif TCG_TARGET_NB_REGS <= 64
|
|
|
|
typedef uint64_t TCGRegSet;
|
|
|
|
#else
|
|
|
|
#error unsupported
|
|
|
|
#endif
|
|
|
|
|
2011-08-17 23:11:46 +02:00
|
|
|
#if TCG_TARGET_REG_BITS == 32
|
2013-02-20 08:51:49 +01:00
|
|
|
/* Turn some undef macros into false macros. */
|
2015-07-24 16:16:00 +02:00
|
|
|
#define TCG_TARGET_HAS_extrl_i64_i32 0
|
|
|
|
#define TCG_TARGET_HAS_extrh_i64_i32 0
|
2011-08-17 23:11:46 +02:00
|
|
|
#define TCG_TARGET_HAS_div_i64 0
|
2013-03-12 06:41:47 +01:00
|
|
|
#define TCG_TARGET_HAS_rem_i64 0
|
2011-08-17 23:11:46 +02:00
|
|
|
#define TCG_TARGET_HAS_div2_i64 0
|
|
|
|
#define TCG_TARGET_HAS_rot_i64 0
|
|
|
|
#define TCG_TARGET_HAS_ext8s_i64 0
|
|
|
|
#define TCG_TARGET_HAS_ext16s_i64 0
|
|
|
|
#define TCG_TARGET_HAS_ext32s_i64 0
|
|
|
|
#define TCG_TARGET_HAS_ext8u_i64 0
|
|
|
|
#define TCG_TARGET_HAS_ext16u_i64 0
|
|
|
|
#define TCG_TARGET_HAS_ext32u_i64 0
|
|
|
|
#define TCG_TARGET_HAS_bswap16_i64 0
|
|
|
|
#define TCG_TARGET_HAS_bswap32_i64 0
|
|
|
|
#define TCG_TARGET_HAS_bswap64_i64 0
|
|
|
|
#define TCG_TARGET_HAS_neg_i64 0
|
|
|
|
#define TCG_TARGET_HAS_not_i64 0
|
|
|
|
#define TCG_TARGET_HAS_andc_i64 0
|
|
|
|
#define TCG_TARGET_HAS_orc_i64 0
|
|
|
|
#define TCG_TARGET_HAS_eqv_i64 0
|
|
|
|
#define TCG_TARGET_HAS_nand_i64 0
|
|
|
|
#define TCG_TARGET_HAS_nor_i64 0
|
2016-11-16 09:23:28 +01:00
|
|
|
#define TCG_TARGET_HAS_clz_i64 0
|
|
|
|
#define TCG_TARGET_HAS_ctz_i64 0
|
2016-11-21 11:13:39 +01:00
|
|
|
#define TCG_TARGET_HAS_ctpop_i64 0
|
2011-08-17 23:11:46 +02:00
|
|
|
#define TCG_TARGET_HAS_deposit_i64 0
|
2016-10-14 19:04:32 +02:00
|
|
|
#define TCG_TARGET_HAS_extract_i64 0
|
|
|
|
#define TCG_TARGET_HAS_sextract_i64 0
|
2012-09-21 19:13:34 +02:00
|
|
|
#define TCG_TARGET_HAS_movcond_i64 0
|
2013-02-20 08:51:52 +01:00
|
|
|
#define TCG_TARGET_HAS_add2_i64 0
|
|
|
|
#define TCG_TARGET_HAS_sub2_i64 0
|
|
|
|
#define TCG_TARGET_HAS_mulu2_i64 0
|
2013-02-20 08:51:53 +01:00
|
|
|
#define TCG_TARGET_HAS_muls2_i64 0
|
2013-08-14 23:35:56 +02:00
|
|
|
#define TCG_TARGET_HAS_muluh_i64 0
|
|
|
|
#define TCG_TARGET_HAS_mulsh_i64 0
|
2013-02-20 08:51:49 +01:00
|
|
|
/* Turn some undef macros into true macros. */
|
|
|
|
#define TCG_TARGET_HAS_add2_i32 1
|
|
|
|
#define TCG_TARGET_HAS_sub2_i32 1
|
2011-08-17 23:11:46 +02:00
|
|
|
#endif
|
|
|
|
|
2011-09-29 18:52:11 +02:00
|
|
|
#ifndef TCG_TARGET_deposit_i32_valid
|
|
|
|
#define TCG_TARGET_deposit_i32_valid(ofs, len) 1
|
|
|
|
#endif
|
|
|
|
#ifndef TCG_TARGET_deposit_i64_valid
|
|
|
|
#define TCG_TARGET_deposit_i64_valid(ofs, len) 1
|
|
|
|
#endif
|
2016-10-14 19:04:32 +02:00
|
|
|
#ifndef TCG_TARGET_extract_i32_valid
|
|
|
|
#define TCG_TARGET_extract_i32_valid(ofs, len) 1
|
|
|
|
#endif
|
|
|
|
#ifndef TCG_TARGET_extract_i64_valid
|
|
|
|
#define TCG_TARGET_extract_i64_valid(ofs, len) 1
|
|
|
|
#endif
|
2011-09-29 18:52:11 +02:00
|
|
|
|
2011-08-17 23:11:46 +02:00
|
|
|
/* Only one of DIV or DIV2 should be defined. */
|
|
|
|
#if defined(TCG_TARGET_HAS_div_i32)
|
|
|
|
#define TCG_TARGET_HAS_div2_i32 0
|
|
|
|
#elif defined(TCG_TARGET_HAS_div2_i32)
|
|
|
|
#define TCG_TARGET_HAS_div_i32 0
|
2013-03-12 06:41:47 +01:00
|
|
|
#define TCG_TARGET_HAS_rem_i32 0
|
2011-08-17 23:11:46 +02:00
|
|
|
#endif
|
|
|
|
#if defined(TCG_TARGET_HAS_div_i64)
|
|
|
|
#define TCG_TARGET_HAS_div2_i64 0
|
|
|
|
#elif defined(TCG_TARGET_HAS_div2_i64)
|
|
|
|
#define TCG_TARGET_HAS_div_i64 0
|
2013-03-12 06:41:47 +01:00
|
|
|
#define TCG_TARGET_HAS_rem_i64 0
|
2011-08-17 23:11:46 +02:00
|
|
|
#endif
|
|
|
|
|
2014-03-26 18:59:14 +01:00
|
|
|
/* For 32-bit targets, some sort of unsigned widening multiply is required. */
|
|
|
|
#if TCG_TARGET_REG_BITS == 32 \
|
|
|
|
&& !(defined(TCG_TARGET_HAS_mulu2_i32) \
|
|
|
|
|| defined(TCG_TARGET_HAS_muluh_i32))
|
|
|
|
# error "Missing unsigned widening multiply"
|
|
|
|
#endif
|
|
|
|
|
2015-08-30 18:21:33 +02:00
|
|
|
#ifndef TARGET_INSN_START_EXTRA_WORDS
|
|
|
|
# define TARGET_INSN_START_WORDS 1
|
|
|
|
#else
|
|
|
|
# define TARGET_INSN_START_WORDS (1 + TARGET_INSN_START_EXTRA_WORDS)
|
|
|
|
#endif
|
|
|
|
|
2010-03-19 19:12:29 +01:00
|
|
|
typedef enum TCGOpcode {
|
2010-06-03 19:40:04 +02:00
|
|
|
#define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ## name,
|
2008-02-01 11:05:41 +01:00
|
|
|
#include "tcg-opc.h"
|
|
|
|
#undef DEF
|
|
|
|
NB_OPS,
|
2010-03-19 19:12:29 +01:00
|
|
|
} TCGOpcode;
|
2008-02-01 11:05:41 +01:00
|
|
|
|
|
|
|
#define tcg_regset_clear(d) (d) = 0
|
|
|
|
#define tcg_regset_set(d, s) (d) = (s)
|
|
|
|
#define tcg_regset_set32(d, reg, val32) (d) |= (val32) << (reg)
|
2009-10-28 22:44:34 +01:00
|
|
|
#define tcg_regset_set_reg(d, r) (d) |= 1L << (r)
|
|
|
|
#define tcg_regset_reset_reg(d, r) (d) &= ~(1L << (r))
|
2008-02-01 11:05:41 +01:00
|
|
|
#define tcg_regset_test_reg(d, r) (((d) >> (r)) & 1)
|
|
|
|
#define tcg_regset_or(d, a, b) (d) = (a) | (b)
|
|
|
|
#define tcg_regset_and(d, a, b) (d) = (a) & (b)
|
|
|
|
#define tcg_regset_andnot(d, a, b) (d) = (a) & ~(b)
|
|
|
|
#define tcg_regset_not(d, a) (d) = ~(a)
|
|
|
|
|
2014-03-28 20:56:22 +01:00
|
|
|
#ifndef TCG_TARGET_INSN_UNIT_SIZE
|
2014-04-28 21:01:23 +02:00
|
|
|
# error "Missing TCG_TARGET_INSN_UNIT_SIZE"
|
|
|
|
#elif TCG_TARGET_INSN_UNIT_SIZE == 1
|
2014-03-28 20:56:22 +01:00
|
|
|
typedef uint8_t tcg_insn_unit;
|
|
|
|
#elif TCG_TARGET_INSN_UNIT_SIZE == 2
|
|
|
|
typedef uint16_t tcg_insn_unit;
|
|
|
|
#elif TCG_TARGET_INSN_UNIT_SIZE == 4
|
|
|
|
typedef uint32_t tcg_insn_unit;
|
|
|
|
#elif TCG_TARGET_INSN_UNIT_SIZE == 8
|
|
|
|
typedef uint64_t tcg_insn_unit;
|
|
|
|
#else
|
|
|
|
/* The port better have done this. */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
2016-07-15 18:27:40 +02:00
|
|
|
#if defined CONFIG_DEBUG_TCG || defined QEMU_STATIC_ANALYSIS
|
2016-06-23 20:16:46 +02:00
|
|
|
# define tcg_debug_assert(X) do { assert(X); } while (0)
|
|
|
|
#elif QEMU_GNUC_PREREQ(4, 5)
|
|
|
|
# define tcg_debug_assert(X) \
|
|
|
|
do { if (!(X)) { __builtin_unreachable(); } } while (0)
|
|
|
|
#else
|
|
|
|
# define tcg_debug_assert(X) do { (void)(X); } while (0)
|
|
|
|
#endif
|
|
|
|
|
2008-02-01 11:05:41 +01:00
|
|
|
typedef struct TCGRelocation {
|
|
|
|
struct TCGRelocation *next;
|
|
|
|
int type;
|
2014-03-28 20:56:22 +01:00
|
|
|
tcg_insn_unit *ptr;
|
2013-08-21 00:30:10 +02:00
|
|
|
intptr_t addend;
|
2008-02-01 11:05:41 +01:00
|
|
|
} TCGRelocation;
|
|
|
|
|
|
|
|
typedef struct TCGLabel {
|
2015-02-14 03:51:05 +01:00
|
|
|
unsigned has_value : 1;
|
|
|
|
unsigned id : 31;
|
2008-02-01 11:05:41 +01:00
|
|
|
union {
|
2013-08-21 00:30:10 +02:00
|
|
|
uintptr_t value;
|
2014-03-28 20:56:22 +01:00
|
|
|
tcg_insn_unit *value_ptr;
|
2008-02-01 11:05:41 +01:00
|
|
|
TCGRelocation *first_reloc;
|
|
|
|
} u;
|
|
|
|
} TCGLabel;
|
|
|
|
|
|
|
|
typedef struct TCGPool {
|
|
|
|
struct TCGPool *next;
|
2008-05-19 18:32:18 +02:00
|
|
|
int size;
|
|
|
|
uint8_t data[0] __attribute__ ((aligned));
|
2008-02-01 11:05:41 +01:00
|
|
|
} TCGPool;
|
|
|
|
|
|
|
|
#define TCG_POOL_CHUNK_SIZE 32768
|
|
|
|
|
2008-03-16 20:21:07 +01:00
|
|
|
#define TCG_MAX_TEMPS 512
|
2015-08-31 23:34:41 +02:00
|
|
|
#define TCG_MAX_INSNS 512
|
2008-02-01 11:05:41 +01:00
|
|
|
|
2008-05-10 12:52:05 +02:00
|
|
|
/* when the size of the arguments of a called function is smaller than
|
|
|
|
this value, they are statically allocated in the TB stack frame */
|
|
|
|
#define TCG_STATIC_CALL_ARGS_SIZE 128
|
|
|
|
|
2010-03-19 19:36:30 +01:00
|
|
|
typedef enum TCGType {
|
|
|
|
TCG_TYPE_I32,
|
|
|
|
TCG_TYPE_I64,
|
|
|
|
TCG_TYPE_COUNT, /* number of different types */
|
2008-02-01 11:05:41 +01:00
|
|
|
|
2010-06-03 02:26:55 +02:00
|
|
|
/* An alias for the size of the host register. */
|
2008-02-01 11:05:41 +01:00
|
|
|
#if TCG_TARGET_REG_BITS == 32
|
2010-06-03 02:26:55 +02:00
|
|
|
TCG_TYPE_REG = TCG_TYPE_I32,
|
2010-03-19 19:36:30 +01:00
|
|
|
#else
|
2010-06-03 02:26:55 +02:00
|
|
|
TCG_TYPE_REG = TCG_TYPE_I64,
|
2010-03-19 19:36:30 +01:00
|
|
|
#endif
|
2010-06-03 02:26:55 +02:00
|
|
|
|
2013-08-20 23:48:46 +02:00
|
|
|
/* An alias for the size of the native pointer. */
|
|
|
|
#if UINTPTR_MAX == UINT32_MAX
|
|
|
|
TCG_TYPE_PTR = TCG_TYPE_I32,
|
|
|
|
#else
|
|
|
|
TCG_TYPE_PTR = TCG_TYPE_I64,
|
|
|
|
#endif
|
2010-06-03 02:26:55 +02:00
|
|
|
|
|
|
|
/* An alias for the size of the target "long", aka register. */
|
2010-03-19 19:36:30 +01:00
|
|
|
#if TARGET_LONG_BITS == 64
|
|
|
|
TCG_TYPE_TL = TCG_TYPE_I64,
|
2008-02-01 11:05:41 +01:00
|
|
|
#else
|
2010-03-19 19:36:30 +01:00
|
|
|
TCG_TYPE_TL = TCG_TYPE_I32,
|
2008-02-01 11:05:41 +01:00
|
|
|
#endif
|
2010-03-19 19:36:30 +01:00
|
|
|
} TCGType;
|
2008-02-01 11:05:41 +01:00
|
|
|
|
2013-09-03 22:52:19 +02:00
|
|
|
/* Constants for qemu_ld and qemu_st for the Memory Operation field. */
|
|
|
|
typedef enum TCGMemOp {
|
|
|
|
MO_8 = 0,
|
|
|
|
MO_16 = 1,
|
|
|
|
MO_32 = 2,
|
|
|
|
MO_64 = 3,
|
|
|
|
MO_SIZE = 3, /* Mask for the above. */
|
|
|
|
|
|
|
|
MO_SIGN = 4, /* Sign-extended, otherwise zero-extended. */
|
|
|
|
|
|
|
|
MO_BSWAP = 8, /* Host reverse endian. */
|
|
|
|
#ifdef HOST_WORDS_BIGENDIAN
|
|
|
|
MO_LE = MO_BSWAP,
|
|
|
|
MO_BE = 0,
|
|
|
|
#else
|
|
|
|
MO_LE = 0,
|
|
|
|
MO_BE = MO_BSWAP,
|
|
|
|
#endif
|
|
|
|
#ifdef TARGET_WORDS_BIGENDIAN
|
|
|
|
MO_TE = MO_BE,
|
|
|
|
#else
|
|
|
|
MO_TE = MO_LE,
|
|
|
|
#endif
|
|
|
|
|
2015-05-13 20:25:20 +02:00
|
|
|
/* MO_UNALN accesses are never checked for alignment.
|
2016-06-23 20:16:46 +02:00
|
|
|
* MO_ALIGN accesses will result in a call to the CPU's
|
|
|
|
* do_unaligned_access hook if the guest address is not aligned.
|
|
|
|
* The default depends on whether the target CPU defines ALIGNED_ONLY.
|
2016-07-14 21:43:06 +02:00
|
|
|
*
|
2016-06-23 20:16:46 +02:00
|
|
|
* Some architectures (e.g. ARMv8) need the address which is aligned
|
|
|
|
* to a size more than the size of the memory access.
|
2016-07-14 21:43:06 +02:00
|
|
|
* Some architectures (e.g. SPARCv9) need an address which is aligned,
|
|
|
|
* but less strictly than the natural alignment.
|
|
|
|
*
|
|
|
|
* MO_ALIGN supposes the alignment size is the size of a memory access.
|
|
|
|
*
|
2016-06-23 20:16:46 +02:00
|
|
|
* There are three options:
|
|
|
|
* - unaligned access permitted (MO_UNALN).
|
2016-07-14 21:43:06 +02:00
|
|
|
* - an alignment to the size of an access (MO_ALIGN);
|
|
|
|
* - an alignment to a specified size, which may be more or less than
|
|
|
|
* the access size (MO_ALIGN_x where 'x' is a size in bytes);
|
2016-06-23 20:16:46 +02:00
|
|
|
*/
|
|
|
|
MO_ASHIFT = 4,
|
|
|
|
MO_AMASK = 7 << MO_ASHIFT,
|
2015-05-13 20:25:20 +02:00
|
|
|
#ifdef ALIGNED_ONLY
|
|
|
|
MO_ALIGN = 0,
|
|
|
|
MO_UNALN = MO_AMASK,
|
|
|
|
#else
|
|
|
|
MO_ALIGN = MO_AMASK,
|
|
|
|
MO_UNALN = 0,
|
|
|
|
#endif
|
2016-06-23 20:16:46 +02:00
|
|
|
MO_ALIGN_2 = 1 << MO_ASHIFT,
|
|
|
|
MO_ALIGN_4 = 2 << MO_ASHIFT,
|
|
|
|
MO_ALIGN_8 = 3 << MO_ASHIFT,
|
|
|
|
MO_ALIGN_16 = 4 << MO_ASHIFT,
|
|
|
|
MO_ALIGN_32 = 5 << MO_ASHIFT,
|
|
|
|
MO_ALIGN_64 = 6 << MO_ASHIFT,
|
2015-05-13 20:25:20 +02:00
|
|
|
|
2013-09-03 22:52:19 +02:00
|
|
|
/* Combinations of the above, for ease of use. */
|
|
|
|
MO_UB = MO_8,
|
|
|
|
MO_UW = MO_16,
|
|
|
|
MO_UL = MO_32,
|
|
|
|
MO_SB = MO_SIGN | MO_8,
|
|
|
|
MO_SW = MO_SIGN | MO_16,
|
|
|
|
MO_SL = MO_SIGN | MO_32,
|
|
|
|
MO_Q = MO_64,
|
|
|
|
|
|
|
|
MO_LEUW = MO_LE | MO_UW,
|
|
|
|
MO_LEUL = MO_LE | MO_UL,
|
|
|
|
MO_LESW = MO_LE | MO_SW,
|
|
|
|
MO_LESL = MO_LE | MO_SL,
|
|
|
|
MO_LEQ = MO_LE | MO_Q,
|
|
|
|
|
|
|
|
MO_BEUW = MO_BE | MO_UW,
|
|
|
|
MO_BEUL = MO_BE | MO_UL,
|
|
|
|
MO_BESW = MO_BE | MO_SW,
|
|
|
|
MO_BESL = MO_BE | MO_SL,
|
|
|
|
MO_BEQ = MO_BE | MO_Q,
|
|
|
|
|
|
|
|
MO_TEUW = MO_TE | MO_UW,
|
|
|
|
MO_TEUL = MO_TE | MO_UL,
|
|
|
|
MO_TESW = MO_TE | MO_SW,
|
|
|
|
MO_TESL = MO_TE | MO_SL,
|
|
|
|
MO_TEQ = MO_TE | MO_Q,
|
|
|
|
|
|
|
|
MO_SSIZE = MO_SIZE | MO_SIGN,
|
|
|
|
} TCGMemOp;
|
|
|
|
|
2016-06-23 20:16:46 +02:00
|
|
|
/**
|
|
|
|
* get_alignment_bits
|
|
|
|
* @memop: TCGMemOp value
|
|
|
|
*
|
|
|
|
* Extract the alignment size from the memop.
|
|
|
|
*/
|
2016-07-14 21:43:06 +02:00
|
|
|
static inline unsigned get_alignment_bits(TCGMemOp memop)
|
2016-06-23 20:16:46 +02:00
|
|
|
{
|
2016-07-14 21:43:06 +02:00
|
|
|
unsigned a = memop & MO_AMASK;
|
2016-06-23 20:16:46 +02:00
|
|
|
|
|
|
|
if (a == MO_UNALN) {
|
2016-07-14 21:43:06 +02:00
|
|
|
/* No alignment required. */
|
|
|
|
a = 0;
|
2016-06-23 20:16:46 +02:00
|
|
|
} else if (a == MO_ALIGN) {
|
2016-07-14 21:43:06 +02:00
|
|
|
/* A natural alignment requirement. */
|
|
|
|
a = memop & MO_SIZE;
|
2016-06-23 20:16:46 +02:00
|
|
|
} else {
|
2016-07-14 21:43:06 +02:00
|
|
|
/* A specific alignment requirement. */
|
|
|
|
a = a >> MO_ASHIFT;
|
2016-06-23 20:16:46 +02:00
|
|
|
}
|
|
|
|
#if defined(CONFIG_SOFTMMU)
|
|
|
|
/* The requested alignment cannot overlap the TLB flags. */
|
2016-07-14 21:43:06 +02:00
|
|
|
tcg_debug_assert((TLB_FLAGS_MASK & ((1 << a) - 1)) == 0);
|
2016-06-23 20:16:46 +02:00
|
|
|
#endif
|
2016-07-14 21:43:06 +02:00
|
|
|
return a;
|
2016-06-23 20:16:46 +02:00
|
|
|
}
|
|
|
|
|
2008-02-01 11:05:41 +01:00
|
|
|
typedef tcg_target_ulong TCGArg;
|
|
|
|
|
2016-10-21 18:38:42 +02:00
|
|
|
/* Define type and accessor macros for TCG variables.
|
|
|
|
|
|
|
|
TCG variables are the inputs and outputs of TCG ops, as described
|
|
|
|
in tcg/README. Target CPU front-end code uses these types to deal
|
|
|
|
with TCG variables as it emits TCG code via the tcg_gen_* functions.
|
|
|
|
They come in several flavours:
|
|
|
|
* TCGv_i32 : 32 bit integer type
|
|
|
|
* TCGv_i64 : 64 bit integer type
|
|
|
|
* TCGv_ptr : a host pointer type
|
|
|
|
* TCGv : an integer type the same size as target_ulong
|
|
|
|
(an alias for either TCGv_i32 or TCGv_i64)
|
|
|
|
The compiler's type checking will complain if you mix them
|
|
|
|
up and pass the wrong sized TCGv to a function.
|
|
|
|
|
|
|
|
Users of tcg_gen_* don't need to know about any of the internal
|
|
|
|
details of these, and should treat them as opaque types.
|
|
|
|
You won't be able to look inside them in a debugger either.
|
|
|
|
|
|
|
|
Internal implementation details follow:
|
|
|
|
|
|
|
|
Note that there is no definition of the structs TCGv_i32_d etc anywhere.
|
|
|
|
This is deliberate, because the values we store in variables of type
|
|
|
|
TCGv_i32 are not really pointers-to-structures. They're just small
|
|
|
|
integers, but keeping them in pointer types like this means that the
|
|
|
|
compiler will complain if you accidentally pass a TCGv_i32 to a
|
|
|
|
function which takes a TCGv_i64, and so on. Only the internals of
|
|
|
|
TCG need to care about the actual contents of the types, and they always
|
|
|
|
box and unbox via the MAKE_TCGV_* and GET_TCGV_* functions.
|
|
|
|
Converting to and from intptr_t rather than int reduces the number
|
|
|
|
of sign-extension instructions that get implied on 64-bit hosts. */
|
2008-02-03 20:56:33 +01:00
|
|
|
|
2014-09-16 18:51:46 +02:00
|
|
|
typedef struct TCGv_i32_d *TCGv_i32;
|
|
|
|
typedef struct TCGv_i64_d *TCGv_i64;
|
|
|
|
typedef struct TCGv_ptr_d *TCGv_ptr;
|
2016-02-25 17:43:15 +01:00
|
|
|
typedef TCGv_ptr TCGv_env;
|
2016-02-25 17:43:21 +01:00
|
|
|
#if TARGET_LONG_BITS == 32
|
|
|
|
#define TCGv TCGv_i32
|
|
|
|
#elif TARGET_LONG_BITS == 64
|
|
|
|
#define TCGv TCGv_i64
|
|
|
|
#else
|
|
|
|
#error Unhandled TARGET_LONG_BITS value
|
|
|
|
#endif
|
2008-02-03 20:56:33 +01:00
|
|
|
|
2014-09-16 18:51:46 +02:00
|
|
|
static inline TCGv_i32 QEMU_ARTIFICIAL MAKE_TCGV_I32(intptr_t i)
|
|
|
|
{
|
|
|
|
return (TCGv_i32)i;
|
|
|
|
}
|
2008-02-03 20:56:33 +01:00
|
|
|
|
2014-09-16 18:51:46 +02:00
|
|
|
static inline TCGv_i64 QEMU_ARTIFICIAL MAKE_TCGV_I64(intptr_t i)
|
2008-02-03 20:56:33 +01:00
|
|
|
{
|
2014-09-16 18:51:46 +02:00
|
|
|
return (TCGv_i64)i;
|
|
|
|
}
|
2008-02-03 20:56:33 +01:00
|
|
|
|
2014-09-16 18:51:46 +02:00
|
|
|
static inline TCGv_ptr QEMU_ARTIFICIAL MAKE_TCGV_PTR(intptr_t i)
|
2008-11-17 15:43:54 +01:00
|
|
|
{
|
2014-09-16 18:51:46 +02:00
|
|
|
return (TCGv_ptr)i;
|
|
|
|
}
|
2008-02-03 20:56:33 +01:00
|
|
|
|
2014-09-16 18:51:46 +02:00
|
|
|
static inline intptr_t QEMU_ARTIFICIAL GET_TCGV_I32(TCGv_i32 t)
|
|
|
|
{
|
|
|
|
return (intptr_t)t;
|
|
|
|
}
|
2008-02-03 20:56:33 +01:00
|
|
|
|
2014-09-16 18:51:46 +02:00
|
|
|
static inline intptr_t QEMU_ARTIFICIAL GET_TCGV_I64(TCGv_i64 t)
|
|
|
|
{
|
|
|
|
return (intptr_t)t;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline intptr_t QEMU_ARTIFICIAL GET_TCGV_PTR(TCGv_ptr t)
|
|
|
|
{
|
|
|
|
return (intptr_t)t;
|
|
|
|
}
|
2009-03-10 09:56:30 +01:00
|
|
|
|
2008-02-03 20:56:33 +01:00
|
|
|
#if TCG_TARGET_REG_BITS == 32
|
2014-09-16 18:51:46 +02:00
|
|
|
#define TCGV_LOW(t) MAKE_TCGV_I32(GET_TCGV_I64(t))
|
|
|
|
#define TCGV_HIGH(t) MAKE_TCGV_I32(GET_TCGV_I64(t) + 1)
|
2008-02-03 20:56:33 +01:00
|
|
|
#endif
|
|
|
|
|
2009-03-10 11:29:45 +01:00
|
|
|
#define TCGV_EQUAL_I32(a, b) (GET_TCGV_I32(a) == GET_TCGV_I32(b))
|
|
|
|
#define TCGV_EQUAL_I64(a, b) (GET_TCGV_I64(a) == GET_TCGV_I64(b))
|
2014-02-08 15:46:55 +01:00
|
|
|
#define TCGV_EQUAL_PTR(a, b) (GET_TCGV_PTR(a) == GET_TCGV_PTR(b))
|
2009-03-10 11:29:45 +01:00
|
|
|
|
2008-06-29 17:25:29 +02:00
|
|
|
/* Dummy definition to avoid compiler warnings. */
|
2008-11-17 15:43:54 +01:00
|
|
|
#define TCGV_UNUSED_I32(x) x = MAKE_TCGV_I32(-1)
|
|
|
|
#define TCGV_UNUSED_I64(x) x = MAKE_TCGV_I64(-1)
|
2014-02-08 15:46:55 +01:00
|
|
|
#define TCGV_UNUSED_PTR(x) x = MAKE_TCGV_PTR(-1)
|
2008-06-29 17:25:29 +02:00
|
|
|
|
2012-12-07 22:07:17 +01:00
|
|
|
#define TCGV_IS_UNUSED_I32(x) (GET_TCGV_I32(x) == -1)
|
|
|
|
#define TCGV_IS_UNUSED_I64(x) (GET_TCGV_I64(x) == -1)
|
2014-02-08 15:46:55 +01:00
|
|
|
#define TCGV_IS_UNUSED_PTR(x) (GET_TCGV_PTR(x) == -1)
|
2012-12-07 22:07:17 +01:00
|
|
|
|
2008-02-01 11:05:41 +01:00
|
|
|
/* call flags */
|
2012-10-09 21:53:08 +02:00
|
|
|
/* Helper does not read globals (either directly or through an exception). It
|
|
|
|
implies TCG_CALL_NO_WRITE_GLOBALS. */
|
|
|
|
#define TCG_CALL_NO_READ_GLOBALS 0x0010
|
|
|
|
/* Helper does not write globals */
|
|
|
|
#define TCG_CALL_NO_WRITE_GLOBALS 0x0020
|
|
|
|
/* Helper can be safely suppressed if the return value is not used. */
|
|
|
|
#define TCG_CALL_NO_SIDE_EFFECTS 0x0040
|
|
|
|
|
|
|
|
/* convenience version of most used call flags */
|
|
|
|
#define TCG_CALL_NO_RWG TCG_CALL_NO_READ_GLOBALS
|
|
|
|
#define TCG_CALL_NO_WG TCG_CALL_NO_WRITE_GLOBALS
|
|
|
|
#define TCG_CALL_NO_SE TCG_CALL_NO_SIDE_EFFECTS
|
|
|
|
#define TCG_CALL_NO_RWG_SE (TCG_CALL_NO_RWG | TCG_CALL_NO_SE)
|
|
|
|
#define TCG_CALL_NO_WG_SE (TCG_CALL_NO_WG | TCG_CALL_NO_SE)
|
|
|
|
|
2008-05-22 16:59:57 +02:00
|
|
|
/* used to align parameters */
|
2008-11-17 15:43:54 +01:00
|
|
|
#define TCG_CALL_DUMMY_TCGV MAKE_TCGV_I32(-1)
|
2008-05-22 16:59:57 +02:00
|
|
|
#define TCG_CALL_DUMMY_ARG ((TCGArg)(-1))
|
|
|
|
|
2016-07-14 22:20:13 +02:00
|
|
|
typedef enum {
|
|
|
|
/* Used to indicate the type of accesses on which ordering
|
|
|
|
is to be ensured. Modeled after SPARC barriers. */
|
|
|
|
TCG_MO_LD_LD = 0x01,
|
|
|
|
TCG_MO_ST_LD = 0x02,
|
|
|
|
TCG_MO_LD_ST = 0x04,
|
|
|
|
TCG_MO_ST_ST = 0x08,
|
|
|
|
TCG_MO_ALL = 0x0F, /* OR of the above */
|
|
|
|
|
|
|
|
/* Used to indicate the kind of ordering which is to be ensured by the
|
|
|
|
instruction. These types are derived from x86/aarch64 instructions.
|
|
|
|
It should be noted that these are different from C11 semantics. */
|
|
|
|
TCG_BAR_LDAQ = 0x10, /* Following ops will not come forward */
|
|
|
|
TCG_BAR_STRL = 0x20, /* Previous ops will not be delayed */
|
|
|
|
TCG_BAR_SC = 0x30, /* No ops cross barrier; OR of the above */
|
|
|
|
} TCGBar;
|
|
|
|
|
2012-11-02 08:29:53 +01:00
|
|
|
/* Conditions. Note that these are laid out for easy manipulation by
|
|
|
|
the functions below:
|
2012-09-24 23:21:40 +02:00
|
|
|
bit 0 is used for inverting;
|
|
|
|
bit 1 is signed,
|
|
|
|
bit 2 is unsigned,
|
|
|
|
bit 3 is used with bit 0 for swapping signed/unsigned. */
|
2008-02-01 11:05:41 +01:00
|
|
|
typedef enum {
|
2012-09-24 23:21:40 +02:00
|
|
|
/* non-signed */
|
|
|
|
TCG_COND_NEVER = 0 | 0 | 0 | 0,
|
|
|
|
TCG_COND_ALWAYS = 0 | 0 | 0 | 1,
|
|
|
|
TCG_COND_EQ = 8 | 0 | 0 | 0,
|
|
|
|
TCG_COND_NE = 8 | 0 | 0 | 1,
|
|
|
|
/* signed */
|
|
|
|
TCG_COND_LT = 0 | 0 | 2 | 0,
|
|
|
|
TCG_COND_GE = 0 | 0 | 2 | 1,
|
|
|
|
TCG_COND_LE = 8 | 0 | 2 | 0,
|
|
|
|
TCG_COND_GT = 8 | 0 | 2 | 1,
|
2008-02-01 11:05:41 +01:00
|
|
|
/* unsigned */
|
2012-09-24 23:21:40 +02:00
|
|
|
TCG_COND_LTU = 0 | 4 | 0 | 0,
|
|
|
|
TCG_COND_GEU = 0 | 4 | 0 | 1,
|
|
|
|
TCG_COND_LEU = 8 | 4 | 0 | 0,
|
|
|
|
TCG_COND_GTU = 8 | 4 | 0 | 1,
|
2008-02-01 11:05:41 +01:00
|
|
|
} TCGCond;
|
|
|
|
|
2010-02-09 21:33:09 +01:00
|
|
|
/* Invert the sense of the comparison. */
|
2010-01-07 19:15:20 +01:00
|
|
|
static inline TCGCond tcg_invert_cond(TCGCond c)
|
|
|
|
{
|
|
|
|
return (TCGCond)(c ^ 1);
|
|
|
|
}
|
|
|
|
|
2010-02-09 21:33:09 +01:00
|
|
|
/* Swap the operands in a comparison. */
|
|
|
|
static inline TCGCond tcg_swap_cond(TCGCond c)
|
|
|
|
{
|
2012-09-24 23:21:40 +02:00
|
|
|
return c & 6 ? (TCGCond)(c ^ 9) : c;
|
2010-02-09 21:33:09 +01:00
|
|
|
}
|
|
|
|
|
2012-09-24 23:21:41 +02:00
|
|
|
/* Create an "unsigned" version of a "signed" comparison. */
|
2009-12-27 10:09:41 +01:00
|
|
|
static inline TCGCond tcg_unsigned_cond(TCGCond c)
|
|
|
|
{
|
2012-09-24 23:21:40 +02:00
|
|
|
return c & 2 ? (TCGCond)(c ^ 6) : c;
|
2009-12-27 10:09:41 +01:00
|
|
|
}
|
|
|
|
|
2012-09-24 23:21:41 +02:00
|
|
|
/* Must a comparison be considered unsigned? */
|
2012-09-24 23:21:39 +02:00
|
|
|
static inline bool is_unsigned_cond(TCGCond c)
|
|
|
|
{
|
2012-09-24 23:21:40 +02:00
|
|
|
return (c & 4) != 0;
|
2012-09-24 23:21:39 +02:00
|
|
|
}
|
|
|
|
|
2012-09-24 23:21:41 +02:00
|
|
|
/* Create a "high" version of a double-word comparison.
|
|
|
|
This removes equality from a LTE or GTE comparison. */
|
|
|
|
static inline TCGCond tcg_high_cond(TCGCond c)
|
|
|
|
{
|
|
|
|
switch (c) {
|
|
|
|
case TCG_COND_GE:
|
|
|
|
case TCG_COND_LE:
|
|
|
|
case TCG_COND_GEU:
|
|
|
|
case TCG_COND_LEU:
|
|
|
|
return (TCGCond)(c ^ 8);
|
|
|
|
default:
|
|
|
|
return c;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-04-03 02:07:53 +02:00
|
|
|
typedef enum TCGTempVal {
|
|
|
|
TEMP_VAL_DEAD,
|
|
|
|
TEMP_VAL_REG,
|
|
|
|
TEMP_VAL_MEM,
|
|
|
|
TEMP_VAL_CONST,
|
|
|
|
} TCGTempVal;
|
2008-02-01 11:05:41 +01:00
|
|
|
|
|
|
|
typedef struct TCGTemp {
|
2013-09-18 23:54:45 +02:00
|
|
|
TCGReg reg:8;
|
2015-04-03 02:07:53 +02:00
|
|
|
TCGTempVal val_type:8;
|
|
|
|
TCGType base_type:8;
|
|
|
|
TCGType type:8;
|
2008-02-01 11:05:41 +01:00
|
|
|
unsigned int fixed_reg:1;
|
2013-09-19 19:36:18 +02:00
|
|
|
unsigned int indirect_reg:1;
|
|
|
|
unsigned int indirect_base:1;
|
2008-02-01 11:05:41 +01:00
|
|
|
unsigned int mem_coherent:1;
|
|
|
|
unsigned int mem_allocated:1;
|
2011-04-28 17:20:26 +02:00
|
|
|
unsigned int temp_local:1; /* If true, the temp is saved across
|
2008-05-25 19:24:00 +02:00
|
|
|
basic blocks. Otherwise, it is not
|
2011-04-28 17:20:26 +02:00
|
|
|
preserved across basic blocks. */
|
2008-05-23 19:33:39 +02:00
|
|
|
unsigned int temp_allocated:1; /* never used for code gen */
|
2015-04-03 02:07:53 +02:00
|
|
|
|
|
|
|
tcg_target_long val;
|
2013-09-18 23:12:53 +02:00
|
|
|
struct TCGTemp *mem_base;
|
2015-04-03 02:07:53 +02:00
|
|
|
intptr_t mem_offset;
|
2008-02-01 11:05:41 +01:00
|
|
|
const char *name;
|
|
|
|
} TCGTemp;
|
|
|
|
|
|
|
|
typedef struct TCGContext TCGContext;
|
|
|
|
|
2013-09-19 21:16:45 +02:00
|
|
|
typedef struct TCGTempSet {
|
|
|
|
unsigned long l[BITS_TO_LONGS(TCG_MAX_TEMPS)];
|
|
|
|
} TCGTempSet;
|
|
|
|
|
2016-06-23 00:46:09 +02:00
|
|
|
/* While we limit helpers to 6 arguments, for 32-bit hosts, with padding,
|
|
|
|
this imples a max of 6*2 (64-bit in) + 2 (64-bit out) = 14 operands.
|
|
|
|
There are never more than 2 outputs, which means that we can store all
|
|
|
|
dead + sync data within 16 bits. */
|
|
|
|
#define DEAD_ARG 4
|
|
|
|
#define SYNC_ARG 1
|
|
|
|
typedef uint16_t TCGLifeData;
|
|
|
|
|
2016-06-23 05:43:29 +02:00
|
|
|
/* The layout here is designed to avoid crossing of a 32-bit boundary.
|
|
|
|
If we do so, gcc adds padding, expanding the size to 12. */
|
2014-09-19 22:49:15 +02:00
|
|
|
typedef struct TCGOp {
|
2016-06-23 05:43:29 +02:00
|
|
|
TCGOpcode opc : 8; /* 8 */
|
|
|
|
|
|
|
|
/* Index of the prev/next op, or 0 for the end of the list. */
|
|
|
|
unsigned prev : 10; /* 18 */
|
|
|
|
unsigned next : 10; /* 28 */
|
2014-09-19 22:49:15 +02:00
|
|
|
|
|
|
|
/* The number of out and in parameter for a call. */
|
2016-06-23 05:43:29 +02:00
|
|
|
unsigned calli : 4; /* 32 */
|
|
|
|
unsigned callo : 2; /* 34 */
|
2014-09-19 22:49:15 +02:00
|
|
|
|
2016-06-23 04:42:31 +02:00
|
|
|
/* Index of the arguments for this op, or 0 for zero-operand ops. */
|
2016-06-23 05:43:29 +02:00
|
|
|
unsigned args : 14; /* 48 */
|
2014-09-19 22:49:15 +02:00
|
|
|
|
2016-06-23 05:43:29 +02:00
|
|
|
/* Lifetime data of the operands. */
|
|
|
|
unsigned life : 16; /* 64 */
|
2014-09-19 22:49:15 +02:00
|
|
|
} TCGOp;
|
|
|
|
|
2016-06-23 04:42:31 +02:00
|
|
|
/* Make sure operands fit in the bitfields above. */
|
|
|
|
QEMU_BUILD_BUG_ON(NB_OPS > (1 << 8));
|
2016-06-23 05:43:29 +02:00
|
|
|
QEMU_BUILD_BUG_ON(OPC_BUF_SIZE > (1 << 10));
|
|
|
|
QEMU_BUILD_BUG_ON(OPPARAM_BUF_SIZE > (1 << 14));
|
2016-06-23 04:42:31 +02:00
|
|
|
|
|
|
|
/* Make sure that we don't overflow 64 bits without noticing. */
|
|
|
|
QEMU_BUILD_BUG_ON(sizeof(TCGOp) > 8);
|
2014-09-19 22:49:15 +02:00
|
|
|
|
2008-02-01 11:05:41 +01:00
|
|
|
struct TCGContext {
|
|
|
|
uint8_t *pool_cur, *pool_end;
|
2012-03-02 10:22:17 +01:00
|
|
|
TCGPool *pool_first, *pool_current, *pool_first_large;
|
2008-02-01 11:05:41 +01:00
|
|
|
int nb_labels;
|
|
|
|
int nb_globals;
|
|
|
|
int nb_temps;
|
2016-06-24 05:34:33 +02:00
|
|
|
int nb_indirects;
|
2008-02-01 11:05:41 +01:00
|
|
|
|
|
|
|
/* goto_tb support */
|
2014-03-28 20:56:22 +01:00
|
|
|
tcg_insn_unit *code_buf;
|
2016-04-10 22:35:45 +02:00
|
|
|
uint16_t *tb_jmp_reset_offset; /* tb->jmp_reset_offset */
|
|
|
|
uint16_t *tb_jmp_insn_offset; /* tb->jmp_insn_offset if USE_DIRECT_JUMP */
|
|
|
|
uintptr_t *tb_jmp_target_addr; /* tb->jmp_target_addr if !USE_DIRECT_JUMP */
|
2008-02-01 11:05:41 +01:00
|
|
|
|
|
|
|
TCGRegSet reserved_regs;
|
2013-08-21 00:12:31 +02:00
|
|
|
intptr_t current_frame_offset;
|
|
|
|
intptr_t frame_start;
|
|
|
|
intptr_t frame_end;
|
2013-09-18 23:12:53 +02:00
|
|
|
TCGTemp *frame_temp;
|
2008-02-01 11:05:41 +01:00
|
|
|
|
2014-03-28 20:56:22 +01:00
|
|
|
tcg_insn_unit *code_ptr;
|
2008-02-01 11:05:41 +01:00
|
|
|
|
2013-09-14 23:37:06 +02:00
|
|
|
GHashTable *helpers;
|
2008-05-23 11:52:20 +02:00
|
|
|
|
|
|
|
#ifdef CONFIG_PROFILER
|
|
|
|
/* profiling info */
|
|
|
|
int64_t tb_count1;
|
|
|
|
int64_t tb_count;
|
|
|
|
int64_t op_count; /* total insn count */
|
|
|
|
int op_count_max; /* max insn per TB */
|
|
|
|
int64_t temp_count;
|
|
|
|
int temp_count_max;
|
|
|
|
int64_t del_op_count;
|
|
|
|
int64_t code_in_len;
|
|
|
|
int64_t code_out_len;
|
2015-09-02 04:11:45 +02:00
|
|
|
int64_t search_out_len;
|
2008-05-23 11:52:20 +02:00
|
|
|
int64_t interm_time;
|
|
|
|
int64_t code_time;
|
|
|
|
int64_t la_time;
|
2012-09-06 16:47:13 +02:00
|
|
|
int64_t opt_time;
|
2008-05-23 11:52:20 +02:00
|
|
|
int64_t restore_count;
|
|
|
|
int64_t restore_time;
|
|
|
|
#endif
|
2011-03-06 22:39:53 +01:00
|
|
|
|
|
|
|
#ifdef CONFIG_DEBUG_TCG
|
|
|
|
int temps_in_use;
|
2012-09-22 02:18:16 +02:00
|
|
|
int goto_tb_issue_mask;
|
2011-03-06 22:39:53 +01:00
|
|
|
#endif
|
2012-10-31 08:04:25 +01:00
|
|
|
|
2014-09-19 22:49:15 +02:00
|
|
|
int gen_next_op_idx;
|
|
|
|
int gen_next_parm_idx;
|
2012-11-12 10:27:44 +01:00
|
|
|
|
2014-03-28 20:56:22 +01:00
|
|
|
/* Code generation. Note that we specifically do not use tcg_insn_unit
|
|
|
|
here, because there's too much arithmetic throughout that relies
|
|
|
|
on addition and subtraction working on bytes. Rely on the GCC
|
|
|
|
extension that allows arithmetic on void*. */
|
2013-01-31 19:47:22 +01:00
|
|
|
int code_gen_max_blocks;
|
2014-03-28 20:56:22 +01:00
|
|
|
void *code_gen_prologue;
|
|
|
|
void *code_gen_buffer;
|
2013-01-31 19:47:22 +01:00
|
|
|
size_t code_gen_buffer_size;
|
2014-03-28 20:56:22 +01:00
|
|
|
void *code_gen_ptr;
|
2013-01-31 19:47:22 +01:00
|
|
|
|
2015-09-22 22:01:15 +02:00
|
|
|
/* Threshold to flush the translated code buffer. */
|
|
|
|
void *code_gen_highwater;
|
|
|
|
|
2013-01-31 19:47:23 +01:00
|
|
|
TBContext tb_ctx;
|
|
|
|
|
2016-06-09 19:31:41 +02:00
|
|
|
/* Track which vCPU triggers events */
|
|
|
|
CPUState *cpu; /* *_trans */
|
|
|
|
TCGv_env tcg_env; /* *_exec */
|
|
|
|
|
2016-02-23 15:49:41 +01:00
|
|
|
/* The TCGBackendData structure is private to tcg-target.inc.c. */
|
2013-10-03 21:51:24 +02:00
|
|
|
struct TCGBackendData *be;
|
2014-09-19 22:49:15 +02:00
|
|
|
|
|
|
|
TCGTempSet free_temps[TCG_TYPE_COUNT * 2];
|
|
|
|
TCGTemp temps[TCG_MAX_TEMPS]; /* globals first, temps after */
|
|
|
|
|
2013-09-19 00:21:56 +02:00
|
|
|
/* Tells which temporary holds a given register.
|
|
|
|
It does not take into account fixed registers */
|
|
|
|
TCGTemp *reg_to_temp[TCG_TARGET_NB_REGS];
|
2014-09-19 22:49:15 +02:00
|
|
|
|
|
|
|
TCGOp gen_op_buf[OPC_BUF_SIZE];
|
|
|
|
TCGArg gen_opparam_buf[OPPARAM_BUF_SIZE];
|
|
|
|
|
2015-09-02 04:11:45 +02:00
|
|
|
uint16_t gen_insn_end_off[TCG_MAX_INSNS];
|
|
|
|
target_ulong gen_insn_data[TCG_MAX_INSNS][TARGET_INSN_START_WORDS];
|
2008-02-01 11:05:41 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
extern TCGContext tcg_ctx;
|
2016-06-30 07:12:55 +02:00
|
|
|
extern bool parallel_cpus;
|
2008-02-01 11:05:41 +01:00
|
|
|
|
2016-05-12 14:22:26 +02:00
|
|
|
static inline void tcg_set_insn_param(int op_idx, int arg, TCGArg v)
|
|
|
|
{
|
|
|
|
int op_argi = tcg_ctx.gen_op_buf[op_idx].args;
|
|
|
|
tcg_ctx.gen_opparam_buf[op_argi + arg] = v;
|
|
|
|
}
|
|
|
|
|
2014-03-31 00:36:56 +02:00
|
|
|
/* The number of opcodes emitted so far. */
|
|
|
|
static inline int tcg_op_buf_count(void)
|
|
|
|
{
|
2014-09-19 22:49:15 +02:00
|
|
|
return tcg_ctx.gen_next_op_idx;
|
2014-03-31 00:36:56 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Test for whether to terminate the TB for using too many opcodes. */
|
|
|
|
static inline bool tcg_op_buf_full(void)
|
|
|
|
{
|
|
|
|
return tcg_op_buf_count() >= OPC_MAX_SIZE;
|
|
|
|
}
|
|
|
|
|
2008-02-01 11:05:41 +01:00
|
|
|
/* pool based memory allocation */
|
|
|
|
|
2016-10-27 17:10:03 +02:00
|
|
|
/* tb_lock must be held for tcg_malloc_internal. */
|
2008-02-01 11:05:41 +01:00
|
|
|
void *tcg_malloc_internal(TCGContext *s, int size);
|
|
|
|
void tcg_pool_reset(TCGContext *s);
|
|
|
|
|
2015-08-10 17:27:02 +02:00
|
|
|
void tb_lock(void);
|
|
|
|
void tb_unlock(void);
|
|
|
|
void tb_lock_reset(void);
|
|
|
|
|
2016-10-27 17:10:03 +02:00
|
|
|
/* Called with tb_lock held. */
|
2008-02-01 11:05:41 +01:00
|
|
|
static inline void *tcg_malloc(int size)
|
|
|
|
{
|
|
|
|
TCGContext *s = &tcg_ctx;
|
|
|
|
uint8_t *ptr, *ptr_end;
|
|
|
|
size = (size + sizeof(long) - 1) & ~(sizeof(long) - 1);
|
|
|
|
ptr = s->pool_cur;
|
|
|
|
ptr_end = ptr + size;
|
|
|
|
if (unlikely(ptr_end > s->pool_end)) {
|
|
|
|
return tcg_malloc_internal(&tcg_ctx, size);
|
|
|
|
} else {
|
|
|
|
s->pool_cur = ptr_end;
|
|
|
|
return ptr;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void tcg_context_init(TCGContext *s);
|
2010-05-06 17:50:41 +02:00
|
|
|
void tcg_prologue_init(TCGContext *s);
|
2008-02-01 11:05:41 +01:00
|
|
|
void tcg_func_start(TCGContext *s);
|
|
|
|
|
2016-03-15 15:30:16 +01:00
|
|
|
int tcg_gen_code(TCGContext *s, TranslationBlock *tb);
|
2008-02-01 11:05:41 +01:00
|
|
|
|
2013-09-18 23:54:45 +02:00
|
|
|
void tcg_set_frame(TCGContext *s, TCGReg reg, intptr_t start, intptr_t size);
|
2008-11-17 15:43:54 +01:00
|
|
|
|
2013-09-18 21:53:09 +02:00
|
|
|
int tcg_global_mem_new_internal(TCGType, TCGv_ptr, intptr_t, const char *);
|
|
|
|
|
2013-09-18 23:54:45 +02:00
|
|
|
TCGv_i32 tcg_global_reg_new_i32(TCGReg reg, const char *name);
|
|
|
|
TCGv_i64 tcg_global_reg_new_i64(TCGReg reg, const char *name);
|
2013-09-18 21:53:09 +02:00
|
|
|
|
2008-11-17 15:43:54 +01:00
|
|
|
TCGv_i32 tcg_temp_new_internal_i32(int temp_local);
|
2013-09-18 21:53:09 +02:00
|
|
|
TCGv_i64 tcg_temp_new_internal_i64(int temp_local);
|
|
|
|
|
|
|
|
void tcg_temp_free_i32(TCGv_i32 arg);
|
|
|
|
void tcg_temp_free_i64(TCGv_i64 arg);
|
|
|
|
|
|
|
|
static inline TCGv_i32 tcg_global_mem_new_i32(TCGv_ptr reg, intptr_t offset,
|
|
|
|
const char *name)
|
|
|
|
{
|
|
|
|
int idx = tcg_global_mem_new_internal(TCG_TYPE_I32, reg, offset, name);
|
|
|
|
return MAKE_TCGV_I32(idx);
|
|
|
|
}
|
|
|
|
|
2008-11-17 15:43:54 +01:00
|
|
|
static inline TCGv_i32 tcg_temp_new_i32(void)
|
|
|
|
{
|
|
|
|
return tcg_temp_new_internal_i32(0);
|
|
|
|
}
|
2013-09-18 21:53:09 +02:00
|
|
|
|
2008-11-17 15:43:54 +01:00
|
|
|
static inline TCGv_i32 tcg_temp_local_new_i32(void)
|
|
|
|
{
|
|
|
|
return tcg_temp_new_internal_i32(1);
|
|
|
|
}
|
|
|
|
|
2013-09-18 21:53:09 +02:00
|
|
|
static inline TCGv_i64 tcg_global_mem_new_i64(TCGv_ptr reg, intptr_t offset,
|
|
|
|
const char *name)
|
|
|
|
{
|
|
|
|
int idx = tcg_global_mem_new_internal(TCG_TYPE_I64, reg, offset, name);
|
|
|
|
return MAKE_TCGV_I64(idx);
|
|
|
|
}
|
|
|
|
|
2008-11-17 15:43:54 +01:00
|
|
|
static inline TCGv_i64 tcg_temp_new_i64(void)
|
2008-05-25 19:24:00 +02:00
|
|
|
{
|
2008-11-17 15:43:54 +01:00
|
|
|
return tcg_temp_new_internal_i64(0);
|
2008-05-25 19:24:00 +02:00
|
|
|
}
|
2013-09-18 21:53:09 +02:00
|
|
|
|
2008-11-17 15:43:54 +01:00
|
|
|
static inline TCGv_i64 tcg_temp_local_new_i64(void)
|
2008-05-25 19:24:00 +02:00
|
|
|
{
|
2008-11-17 15:43:54 +01:00
|
|
|
return tcg_temp_new_internal_i64(1);
|
2008-05-25 19:24:00 +02:00
|
|
|
}
|
2008-11-17 15:43:54 +01:00
|
|
|
|
2011-03-06 22:39:53 +01:00
|
|
|
#if defined(CONFIG_DEBUG_TCG)
|
|
|
|
/* If you call tcg_clear_temp_count() at the start of a section of
|
|
|
|
* code which is not supposed to leak any TCG temporaries, then
|
|
|
|
* calling tcg_check_temp_count() at the end of the section will
|
|
|
|
* return 1 if the section did in fact leak a temporary.
|
|
|
|
*/
|
|
|
|
void tcg_clear_temp_count(void);
|
|
|
|
int tcg_check_temp_count(void);
|
|
|
|
#else
|
|
|
|
#define tcg_clear_temp_count() do { } while (0)
|
|
|
|
#define tcg_check_temp_count() 0
|
|
|
|
#endif
|
|
|
|
|
2010-10-22 23:03:31 +02:00
|
|
|
void tcg_dump_info(FILE *f, fprintf_function cpu_fprintf);
|
2014-11-02 09:04:18 +01:00
|
|
|
void tcg_dump_op_count(FILE *f, fprintf_function cpu_fprintf);
|
2008-02-01 11:05:41 +01:00
|
|
|
|
|
|
|
#define TCG_CT_ALIAS 0x80
|
|
|
|
#define TCG_CT_IALIAS 0x40
|
2016-11-18 08:35:03 +01:00
|
|
|
#define TCG_CT_NEWREG 0x20 /* output requires a new register */
|
2008-02-01 11:05:41 +01:00
|
|
|
#define TCG_CT_REG 0x01
|
|
|
|
#define TCG_CT_CONST 0x02 /* any constant of register size */
|
|
|
|
|
|
|
|
typedef struct TCGArgConstraint {
|
2008-02-04 01:37:54 +01:00
|
|
|
uint16_t ct;
|
|
|
|
uint8_t alias_index;
|
2008-02-01 11:05:41 +01:00
|
|
|
union {
|
|
|
|
TCGRegSet regs;
|
|
|
|
} u;
|
|
|
|
} TCGArgConstraint;
|
|
|
|
|
|
|
|
#define TCG_MAX_OP_ARGS 16
|
|
|
|
|
2011-08-17 23:11:45 +02:00
|
|
|
/* Bits for TCGOpDef->flags, 8 bits available. */
|
|
|
|
enum {
|
|
|
|
/* Instruction defines the end of a basic block. */
|
|
|
|
TCG_OPF_BB_END = 0x01,
|
|
|
|
/* Instruction clobbers call registers and potentially update globals. */
|
|
|
|
TCG_OPF_CALL_CLOBBER = 0x02,
|
2012-10-09 21:53:08 +02:00
|
|
|
/* Instruction has side effects: it cannot be removed if its outputs
|
|
|
|
are not used, and might trigger exceptions. */
|
2011-08-17 23:11:45 +02:00
|
|
|
TCG_OPF_SIDE_EFFECTS = 0x04,
|
|
|
|
/* Instruction operands are 64-bits (otherwise 32-bits). */
|
|
|
|
TCG_OPF_64BIT = 0x08,
|
2013-05-02 12:57:40 +02:00
|
|
|
/* Instruction is optional and not implemented by the host, or insn
|
|
|
|
is generic and should not be implemened by the host. */
|
2011-08-17 23:11:46 +02:00
|
|
|
TCG_OPF_NOT_PRESENT = 0x10,
|
2011-08-17 23:11:45 +02:00
|
|
|
};
|
2008-02-01 11:05:41 +01:00
|
|
|
|
|
|
|
typedef struct TCGOpDef {
|
|
|
|
const char *name;
|
|
|
|
uint8_t nb_oargs, nb_iargs, nb_cargs, nb_args;
|
|
|
|
uint8_t flags;
|
|
|
|
TCGArgConstraint *args_ct;
|
|
|
|
int *sorted_args;
|
2010-02-15 17:17:21 +01:00
|
|
|
#if defined(CONFIG_DEBUG_TCG)
|
|
|
|
int used;
|
|
|
|
#endif
|
2008-02-01 11:05:41 +01:00
|
|
|
} TCGOpDef;
|
2011-08-17 23:11:45 +02:00
|
|
|
|
|
|
|
extern TCGOpDef tcg_op_defs[];
|
2011-09-29 18:33:21 +02:00
|
|
|
extern const size_t tcg_op_defs_max;
|
|
|
|
|
2008-02-01 11:05:41 +01:00
|
|
|
typedef struct TCGTargetOpDef {
|
2010-03-19 19:12:29 +01:00
|
|
|
TCGOpcode op;
|
2008-02-01 11:05:41 +01:00
|
|
|
const char *args_ct_str[TCG_MAX_OP_ARGS];
|
|
|
|
} TCGTargetOpDef;
|
|
|
|
|
|
|
|
#define tcg_abort() \
|
|
|
|
do {\
|
|
|
|
fprintf(stderr, "%s:%d: tcg fatal error\n", __FILE__, __LINE__);\
|
|
|
|
abort();\
|
|
|
|
} while (0)
|
|
|
|
|
2013-08-21 00:07:08 +02:00
|
|
|
#if UINTPTR_MAX == UINT32_MAX
|
2011-05-27 14:12:13 +02:00
|
|
|
#define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I32(n))
|
|
|
|
#define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I32(GET_TCGV_PTR(n))
|
|
|
|
|
2013-08-21 00:07:08 +02:00
|
|
|
#define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i32((intptr_t)(V)))
|
2011-05-27 14:12:13 +02:00
|
|
|
#define tcg_global_reg_new_ptr(R, N) \
|
|
|
|
TCGV_NAT_TO_PTR(tcg_global_reg_new_i32((R), (N)))
|
|
|
|
#define tcg_global_mem_new_ptr(R, O, N) \
|
|
|
|
TCGV_NAT_TO_PTR(tcg_global_mem_new_i32((R), (O), (N)))
|
|
|
|
#define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i32())
|
|
|
|
#define tcg_temp_free_ptr(T) tcg_temp_free_i32(TCGV_PTR_TO_NAT(T))
|
2008-02-01 11:05:41 +01:00
|
|
|
#else
|
2011-05-27 14:12:13 +02:00
|
|
|
#define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I64(n))
|
|
|
|
#define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I64(GET_TCGV_PTR(n))
|
|
|
|
|
2013-08-21 00:07:08 +02:00
|
|
|
#define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i64((intptr_t)(V)))
|
2011-05-27 14:12:13 +02:00
|
|
|
#define tcg_global_reg_new_ptr(R, N) \
|
|
|
|
TCGV_NAT_TO_PTR(tcg_global_reg_new_i64((R), (N)))
|
|
|
|
#define tcg_global_mem_new_ptr(R, O, N) \
|
|
|
|
TCGV_NAT_TO_PTR(tcg_global_mem_new_i64((R), (O), (N)))
|
|
|
|
#define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i64())
|
|
|
|
#define tcg_temp_free_ptr(T) tcg_temp_free_i64(TCGV_PTR_TO_NAT(T))
|
2008-02-01 11:05:41 +01:00
|
|
|
#endif
|
|
|
|
|
2014-04-08 17:39:43 +02:00
|
|
|
void tcg_gen_callN(TCGContext *s, void *func,
|
|
|
|
TCGArg ret, int nargs, TCGArg *args);
|
2008-11-17 15:43:54 +01:00
|
|
|
|
2014-03-31 01:51:54 +02:00
|
|
|
void tcg_op_remove(TCGContext *s, TCGOp *op);
|
2016-06-24 05:34:33 +02:00
|
|
|
TCGOp *tcg_op_insert_before(TCGContext *s, TCGOp *op, TCGOpcode opc, int narg);
|
|
|
|
TCGOp *tcg_op_insert_after(TCGContext *s, TCGOp *op, TCGOpcode opc, int narg);
|
|
|
|
|
2014-09-19 22:49:15 +02:00
|
|
|
void tcg_optimize(TCGContext *s);
|
2011-07-07 14:37:12 +02:00
|
|
|
|
2008-11-17 15:43:54 +01:00
|
|
|
/* only used for debugging purposes */
|
2012-06-03 18:35:32 +02:00
|
|
|
void tcg_dump_ops(TCGContext *s);
|
2008-11-17 15:43:54 +01:00
|
|
|
|
|
|
|
TCGv_i32 tcg_const_i32(int32_t val);
|
|
|
|
TCGv_i64 tcg_const_i64(int64_t val);
|
|
|
|
TCGv_i32 tcg_const_local_i32(int32_t val);
|
|
|
|
TCGv_i64 tcg_const_local_i64(int64_t val);
|
|
|
|
|
2015-02-13 21:51:55 +01:00
|
|
|
TCGLabel *gen_new_label(void);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* label_arg
|
|
|
|
* @l: label
|
|
|
|
*
|
|
|
|
* Encode a label for storage in the TCG opcode stream.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static inline TCGArg label_arg(TCGLabel *l)
|
|
|
|
{
|
2015-02-14 03:51:05 +01:00
|
|
|
return (uintptr_t)l;
|
2015-02-13 21:51:55 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* arg_label
|
|
|
|
* @i: value
|
|
|
|
*
|
|
|
|
* The opposite of label_arg. Retrieve a label from the
|
|
|
|
* encoding of the TCG opcode stream.
|
|
|
|
*/
|
|
|
|
|
2015-02-14 03:51:05 +01:00
|
|
|
static inline TCGLabel *arg_label(TCGArg i)
|
2015-02-13 21:51:55 +01:00
|
|
|
{
|
2015-02-14 03:51:05 +01:00
|
|
|
return (TCGLabel *)(uintptr_t)i;
|
2015-02-13 21:51:55 +01:00
|
|
|
}
|
|
|
|
|
2014-03-31 23:27:27 +02:00
|
|
|
/**
|
|
|
|
* tcg_ptr_byte_diff
|
|
|
|
* @a, @b: addresses to be differenced
|
|
|
|
*
|
|
|
|
* There are many places within the TCG backends where we need a byte
|
|
|
|
* difference between two pointers. While this can be accomplished
|
|
|
|
* with local casting, it's easy to get wrong -- especially if one is
|
|
|
|
* concerned with the signedness of the result.
|
|
|
|
*
|
|
|
|
* This version relies on GCC's void pointer arithmetic to get the
|
|
|
|
* correct result.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static inline ptrdiff_t tcg_ptr_byte_diff(void *a, void *b)
|
|
|
|
{
|
|
|
|
return a - b;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* tcg_pcrel_diff
|
|
|
|
* @s: the tcg context
|
|
|
|
* @target: address of the target
|
|
|
|
*
|
|
|
|
* Produce a pc-relative difference, from the current code_ptr
|
|
|
|
* to the destination address.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static inline ptrdiff_t tcg_pcrel_diff(TCGContext *s, void *target)
|
|
|
|
{
|
|
|
|
return tcg_ptr_byte_diff(target, s->code_ptr);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* tcg_current_code_size
|
|
|
|
* @s: the tcg context
|
|
|
|
*
|
|
|
|
* Compute the current code size within the translation block.
|
|
|
|
* This is used to fill in qemu's data structures for goto_tb.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static inline size_t tcg_current_code_size(TCGContext *s)
|
|
|
|
{
|
|
|
|
return tcg_ptr_byte_diff(s->code_ptr, s->code_buf);
|
|
|
|
}
|
|
|
|
|
2015-05-12 20:51:44 +02:00
|
|
|
/* Combine the TCGMemOp and mmu_idx parameters into a single value. */
|
|
|
|
typedef uint32_t TCGMemOpIdx;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* make_memop_idx
|
|
|
|
* @op: memory operation
|
|
|
|
* @idx: mmu index
|
|
|
|
*
|
|
|
|
* Encode these values into a single parameter.
|
|
|
|
*/
|
|
|
|
static inline TCGMemOpIdx make_memop_idx(TCGMemOp op, unsigned idx)
|
|
|
|
{
|
|
|
|
tcg_debug_assert(idx <= 15);
|
|
|
|
return (op << 4) | idx;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* get_memop
|
|
|
|
* @oi: combined op/idx parameter
|
|
|
|
*
|
|
|
|
* Extract the memory operation from the combined value.
|
|
|
|
*/
|
|
|
|
static inline TCGMemOp get_memop(TCGMemOpIdx oi)
|
|
|
|
{
|
|
|
|
return oi >> 4;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* get_mmuidx
|
|
|
|
* @oi: combined op/idx parameter
|
|
|
|
*
|
|
|
|
* Extract the mmu index from the combined value.
|
|
|
|
*/
|
|
|
|
static inline unsigned get_mmuidx(TCGMemOpIdx oi)
|
|
|
|
{
|
|
|
|
return oi & 15;
|
|
|
|
}
|
|
|
|
|
2013-02-22 19:10:00 +01:00
|
|
|
/**
|
|
|
|
* tcg_qemu_tb_exec:
|
2016-04-21 14:58:23 +02:00
|
|
|
* @env: pointer to CPUArchState for the CPU
|
2013-02-22 19:10:00 +01:00
|
|
|
* @tb_ptr: address of generated code for the TB to execute
|
|
|
|
*
|
|
|
|
* Start executing code from a given translation block.
|
|
|
|
* Where translation blocks have been linked, execution
|
|
|
|
* may proceed from the given TB into successive ones.
|
|
|
|
* Control eventually returns only when some action is needed
|
|
|
|
* from the top-level loop: either control must pass to a TB
|
|
|
|
* which has not yet been directly linked, or an asynchronous
|
|
|
|
* event such as an interrupt needs handling.
|
|
|
|
*
|
2016-04-21 14:58:23 +02:00
|
|
|
* Return: The return value is the value passed to the corresponding
|
|
|
|
* tcg_gen_exit_tb() at translation time of the last TB attempted to execute.
|
|
|
|
* The value is either zero or a 4-byte aligned pointer to that TB combined
|
|
|
|
* with additional information in its two least significant bits. The
|
|
|
|
* additional information is encoded as follows:
|
2013-02-22 19:10:00 +01:00
|
|
|
* 0, 1: the link between this TB and the next is via the specified
|
|
|
|
* TB index (0 or 1). That is, we left the TB via (the equivalent
|
|
|
|
* of) "goto_tb <index>". The main loop uses this to determine
|
|
|
|
* how to link the TB just executed to the next.
|
|
|
|
* 2: we are using instruction counting code generation, and we
|
|
|
|
* did not start executing this TB because the instruction counter
|
2016-04-21 14:58:23 +02:00
|
|
|
* would hit zero midway through it. In this case the pointer
|
2013-02-22 19:10:00 +01:00
|
|
|
* returned is the TB we were about to execute, and the caller must
|
|
|
|
* arrange to execute the remaining count of instructions.
|
2013-02-22 19:10:03 +01:00
|
|
|
* 3: we stopped because the CPU's exit_request flag was set
|
|
|
|
* (usually meaning that there is an interrupt that needs to be
|
2016-04-21 14:58:23 +02:00
|
|
|
* handled). The pointer returned is the TB we were about to execute
|
|
|
|
* when we noticed the pending exit request.
|
2013-02-22 19:10:00 +01:00
|
|
|
*
|
|
|
|
* If the bottom two bits indicate an exit-via-index then the CPU
|
|
|
|
* state is correctly synchronised and ready for execution of the next
|
|
|
|
* TB (and in particular the guest PC is the address to execute next).
|
|
|
|
* Otherwise, we gave up on execution of this TB before it started, and
|
2015-04-29 09:52:21 +02:00
|
|
|
* the caller must fix up the CPU state by calling the CPU's
|
2016-04-21 14:58:23 +02:00
|
|
|
* synchronize_from_tb() method with the TB pointer we return (falling
|
2015-04-29 09:52:21 +02:00
|
|
|
* back to calling the CPU's set_pc method with tb->pb if no
|
|
|
|
* synchronize_from_tb() method exists).
|
2013-02-22 19:10:00 +01:00
|
|
|
*
|
|
|
|
* Note that TCG targets may use a different definition of tcg_qemu_tb_exec
|
|
|
|
* to this default (which just calls the prologue.code emitted by
|
|
|
|
* tcg_target_qemu_prologue()).
|
|
|
|
*/
|
|
|
|
#define TB_EXIT_MASK 3
|
|
|
|
#define TB_EXIT_IDX0 0
|
|
|
|
#define TB_EXIT_IDX1 1
|
|
|
|
#define TB_EXIT_ICOUNT_EXPIRED 2
|
2013-02-22 19:10:03 +01:00
|
|
|
#define TB_EXIT_REQUESTED 3
|
2013-02-22 19:10:00 +01:00
|
|
|
|
2015-05-19 09:59:34 +02:00
|
|
|
#ifdef HAVE_TCG_QEMU_TB_EXEC
|
|
|
|
uintptr_t tcg_qemu_tb_exec(CPUArchState *env, uint8_t *tb_ptr);
|
|
|
|
#else
|
2011-09-30 21:23:06 +02:00
|
|
|
# define tcg_qemu_tb_exec(env, tb_ptr) \
|
2013-08-20 23:35:34 +02:00
|
|
|
((uintptr_t (*)(void *, void *))tcg_ctx.code_gen_prologue)(env, tb_ptr)
|
2008-05-30 22:56:52 +02:00
|
|
|
#endif
|
2012-03-19 20:25:11 +01:00
|
|
|
|
|
|
|
void tcg_register_jit(void *buf, size_t buf_size);
|
2012-10-31 08:04:25 +01:00
|
|
|
|
2013-08-27 22:13:44 +02:00
|
|
|
/*
|
|
|
|
* Memory helpers that will be used by TCG generated code.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_SOFTMMU
|
2013-08-27 23:09:14 +02:00
|
|
|
/* Value zero-extended to tcg register size. */
|
|
|
|
tcg_target_ulong helper_ret_ldub_mmu(CPUArchState *env, target_ulong addr,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
tcg_target_ulong helper_le_lduw_mmu(CPUArchState *env, target_ulong addr,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
tcg_target_ulong helper_le_ldul_mmu(CPUArchState *env, target_ulong addr,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
uint64_t helper_le_ldq_mmu(CPUArchState *env, target_ulong addr,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
tcg_target_ulong helper_be_lduw_mmu(CPUArchState *env, target_ulong addr,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
tcg_target_ulong helper_be_ldul_mmu(CPUArchState *env, target_ulong addr,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
uint64_t helper_be_ldq_mmu(CPUArchState *env, target_ulong addr,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-08-27 22:13:44 +02:00
|
|
|
|
2013-08-27 23:09:14 +02:00
|
|
|
/* Value sign-extended to tcg register size. */
|
|
|
|
tcg_target_ulong helper_ret_ldsb_mmu(CPUArchState *env, target_ulong addr,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
tcg_target_ulong helper_le_ldsw_mmu(CPUArchState *env, target_ulong addr,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
tcg_target_ulong helper_le_ldsl_mmu(CPUArchState *env, target_ulong addr,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
tcg_target_ulong helper_be_ldsw_mmu(CPUArchState *env, target_ulong addr,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
tcg_target_ulong helper_be_ldsl_mmu(CPUArchState *env, target_ulong addr,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-08-27 23:09:14 +02:00
|
|
|
|
2013-08-27 22:13:44 +02:00
|
|
|
void helper_ret_stb_mmu(CPUArchState *env, target_ulong addr, uint8_t val,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
void helper_le_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
void helper_le_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
void helper_le_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
void helper_be_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
void helper_be_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
void helper_be_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
|
2015-05-13 18:10:33 +02:00
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
2013-09-04 20:45:20 +02:00
|
|
|
|
2015-07-10 11:56:50 +02:00
|
|
|
uint8_t helper_ret_ldb_cmmu(CPUArchState *env, target_ulong addr,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
uint16_t helper_le_ldw_cmmu(CPUArchState *env, target_ulong addr,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
uint32_t helper_le_ldl_cmmu(CPUArchState *env, target_ulong addr,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
uint64_t helper_le_ldq_cmmu(CPUArchState *env, target_ulong addr,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
uint16_t helper_be_ldw_cmmu(CPUArchState *env, target_ulong addr,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
uint32_t helper_be_ldl_cmmu(CPUArchState *env, target_ulong addr,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
uint64_t helper_be_ldq_cmmu(CPUArchState *env, target_ulong addr,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
|
2013-09-04 20:45:20 +02:00
|
|
|
/* Temporary aliases until backends are converted. */
|
|
|
|
#ifdef TARGET_WORDS_BIGENDIAN
|
|
|
|
# define helper_ret_ldsw_mmu helper_be_ldsw_mmu
|
|
|
|
# define helper_ret_lduw_mmu helper_be_lduw_mmu
|
|
|
|
# define helper_ret_ldsl_mmu helper_be_ldsl_mmu
|
|
|
|
# define helper_ret_ldul_mmu helper_be_ldul_mmu
|
2015-07-10 11:56:50 +02:00
|
|
|
# define helper_ret_ldl_mmu helper_be_ldul_mmu
|
2013-09-04 20:45:20 +02:00
|
|
|
# define helper_ret_ldq_mmu helper_be_ldq_mmu
|
|
|
|
# define helper_ret_stw_mmu helper_be_stw_mmu
|
|
|
|
# define helper_ret_stl_mmu helper_be_stl_mmu
|
|
|
|
# define helper_ret_stq_mmu helper_be_stq_mmu
|
2015-07-10 11:56:50 +02:00
|
|
|
# define helper_ret_ldw_cmmu helper_be_ldw_cmmu
|
|
|
|
# define helper_ret_ldl_cmmu helper_be_ldl_cmmu
|
|
|
|
# define helper_ret_ldq_cmmu helper_be_ldq_cmmu
|
2013-09-04 20:45:20 +02:00
|
|
|
#else
|
|
|
|
# define helper_ret_ldsw_mmu helper_le_ldsw_mmu
|
|
|
|
# define helper_ret_lduw_mmu helper_le_lduw_mmu
|
|
|
|
# define helper_ret_ldsl_mmu helper_le_ldsl_mmu
|
|
|
|
# define helper_ret_ldul_mmu helper_le_ldul_mmu
|
2015-07-10 11:56:50 +02:00
|
|
|
# define helper_ret_ldl_mmu helper_le_ldul_mmu
|
2013-09-04 20:45:20 +02:00
|
|
|
# define helper_ret_ldq_mmu helper_le_ldq_mmu
|
|
|
|
# define helper_ret_stw_mmu helper_le_stw_mmu
|
|
|
|
# define helper_ret_stl_mmu helper_le_stl_mmu
|
|
|
|
# define helper_ret_stq_mmu helper_le_stq_mmu
|
2015-07-10 11:56:50 +02:00
|
|
|
# define helper_ret_ldw_cmmu helper_le_ldw_cmmu
|
|
|
|
# define helper_ret_ldl_cmmu helper_le_ldl_cmmu
|
|
|
|
# define helper_ret_ldq_cmmu helper_le_ldq_cmmu
|
2013-09-04 20:45:20 +02:00
|
|
|
#endif
|
2013-08-27 22:13:44 +02:00
|
|
|
|
2016-06-28 20:37:27 +02:00
|
|
|
uint32_t helper_atomic_cmpxchgb_mmu(CPUArchState *env, target_ulong addr,
|
|
|
|
uint32_t cmpv, uint32_t newv,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
uint32_t helper_atomic_cmpxchgw_le_mmu(CPUArchState *env, target_ulong addr,
|
|
|
|
uint32_t cmpv, uint32_t newv,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
uint32_t helper_atomic_cmpxchgl_le_mmu(CPUArchState *env, target_ulong addr,
|
|
|
|
uint32_t cmpv, uint32_t newv,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
uint64_t helper_atomic_cmpxchgq_le_mmu(CPUArchState *env, target_ulong addr,
|
|
|
|
uint64_t cmpv, uint64_t newv,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
uint32_t helper_atomic_cmpxchgw_be_mmu(CPUArchState *env, target_ulong addr,
|
|
|
|
uint32_t cmpv, uint32_t newv,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
uint32_t helper_atomic_cmpxchgl_be_mmu(CPUArchState *env, target_ulong addr,
|
|
|
|
uint32_t cmpv, uint32_t newv,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
uint64_t helper_atomic_cmpxchgq_be_mmu(CPUArchState *env, target_ulong addr,
|
|
|
|
uint64_t cmpv, uint64_t newv,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
|
|
|
|
#define GEN_ATOMIC_HELPER(NAME, TYPE, SUFFIX) \
|
|
|
|
TYPE helper_atomic_ ## NAME ## SUFFIX ## _mmu \
|
|
|
|
(CPUArchState *env, target_ulong addr, TYPE val, \
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
|
2016-09-02 21:23:57 +02:00
|
|
|
#ifdef CONFIG_ATOMIC64
|
2016-06-28 20:37:27 +02:00
|
|
|
#define GEN_ATOMIC_HELPER_ALL(NAME) \
|
2016-09-02 21:23:57 +02:00
|
|
|
GEN_ATOMIC_HELPER(NAME, uint32_t, b) \
|
2016-06-28 20:37:27 +02:00
|
|
|
GEN_ATOMIC_HELPER(NAME, uint32_t, w_le) \
|
|
|
|
GEN_ATOMIC_HELPER(NAME, uint32_t, w_be) \
|
2016-09-02 21:23:57 +02:00
|
|
|
GEN_ATOMIC_HELPER(NAME, uint32_t, l_le) \
|
2016-06-28 20:37:27 +02:00
|
|
|
GEN_ATOMIC_HELPER(NAME, uint32_t, l_be) \
|
2016-09-02 21:23:57 +02:00
|
|
|
GEN_ATOMIC_HELPER(NAME, uint64_t, q_le) \
|
2016-06-28 20:37:27 +02:00
|
|
|
GEN_ATOMIC_HELPER(NAME, uint64_t, q_be)
|
2016-09-02 21:23:57 +02:00
|
|
|
#else
|
|
|
|
#define GEN_ATOMIC_HELPER_ALL(NAME) \
|
|
|
|
GEN_ATOMIC_HELPER(NAME, uint32_t, b) \
|
|
|
|
GEN_ATOMIC_HELPER(NAME, uint32_t, w_le) \
|
|
|
|
GEN_ATOMIC_HELPER(NAME, uint32_t, w_be) \
|
|
|
|
GEN_ATOMIC_HELPER(NAME, uint32_t, l_le) \
|
|
|
|
GEN_ATOMIC_HELPER(NAME, uint32_t, l_be)
|
|
|
|
#endif
|
2016-06-28 20:37:27 +02:00
|
|
|
|
|
|
|
GEN_ATOMIC_HELPER_ALL(fetch_add)
|
|
|
|
GEN_ATOMIC_HELPER_ALL(fetch_sub)
|
|
|
|
GEN_ATOMIC_HELPER_ALL(fetch_and)
|
|
|
|
GEN_ATOMIC_HELPER_ALL(fetch_or)
|
|
|
|
GEN_ATOMIC_HELPER_ALL(fetch_xor)
|
|
|
|
|
|
|
|
GEN_ATOMIC_HELPER_ALL(add_fetch)
|
|
|
|
GEN_ATOMIC_HELPER_ALL(sub_fetch)
|
|
|
|
GEN_ATOMIC_HELPER_ALL(and_fetch)
|
|
|
|
GEN_ATOMIC_HELPER_ALL(or_fetch)
|
|
|
|
GEN_ATOMIC_HELPER_ALL(xor_fetch)
|
|
|
|
|
|
|
|
GEN_ATOMIC_HELPER_ALL(xchg)
|
|
|
|
|
|
|
|
#undef GEN_ATOMIC_HELPER_ALL
|
|
|
|
#undef GEN_ATOMIC_HELPER
|
2013-08-27 22:13:44 +02:00
|
|
|
#endif /* CONFIG_SOFTMMU */
|
|
|
|
|
2016-06-30 06:10:59 +02:00
|
|
|
#ifdef CONFIG_ATOMIC128
|
|
|
|
#include "qemu/int128.h"
|
|
|
|
|
|
|
|
/* These aren't really a "proper" helpers because TCG cannot manage Int128.
|
|
|
|
However, use the same format as the others, for use by the backends. */
|
|
|
|
Int128 helper_atomic_cmpxchgo_le_mmu(CPUArchState *env, target_ulong addr,
|
|
|
|
Int128 cmpv, Int128 newv,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
Int128 helper_atomic_cmpxchgo_be_mmu(CPUArchState *env, target_ulong addr,
|
|
|
|
Int128 cmpv, Int128 newv,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
|
|
|
|
Int128 helper_atomic_ldo_le_mmu(CPUArchState *env, target_ulong addr,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
Int128 helper_atomic_ldo_be_mmu(CPUArchState *env, target_ulong addr,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
void helper_atomic_sto_le_mmu(CPUArchState *env, target_ulong addr, Int128 val,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
void helper_atomic_sto_be_mmu(CPUArchState *env, target_ulong addr, Int128 val,
|
|
|
|
TCGMemOpIdx oi, uintptr_t retaddr);
|
|
|
|
|
|
|
|
#endif /* CONFIG_ATOMIC128 */
|
|
|
|
|
2013-08-27 22:13:44 +02:00
|
|
|
#endif /* TCG_H */
|