2007-11-17 18:14:51 +01:00
|
|
|
#ifndef QEMU_PCI_H
|
|
|
|
#define QEMU_PCI_H
|
|
|
|
|
2009-03-06 00:01:23 +01:00
|
|
|
#include "qemu-common.h"
|
|
|
|
|
2009-05-14 23:35:07 +02:00
|
|
|
#include "qdev.h"
|
2011-07-26 13:26:19 +02:00
|
|
|
#include "memory.h"
|
Add stub functions for PCI device models to do PCI DMA
This patch adds functions to pci.[ch] to perform PCI DMA operations.
At present, these are just stubs which perform directly cpu physical
memory accesses. Stubs are included which are analogous to
cpu_physical_memory_{read,write}(), the stX_phys() and ldX_phys()
functions and cpu_physical_memory_{map,unmap}().
In addition, a wrapper around qemu_sglist_init() is provided, which
also takes a PCIDevice *. It's assumed that _init() is the only
sglist function which will need wrapping, the idea being that once we
have IOMMU support whatever IOMMU context handle the wrapper derives
from the PCI device will be stored within the sglist structure for
later use.
Using these stubs, however, distinguishes PCI device DMA transactions from
other accesses to physical memory, which will allow PCI IOMMU support to
be added in one place, rather than updating every PCI driver at that time.
That is, it allows us to update individual PCI drivers to support an IOMMU
without having yet determined the details of how the IOMMU emulation will
operate. This will let us remove the most bitrot-sensitive part of an
IOMMU patch in advance.
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
Signed-off-by: Alexey Kardashevskiy <aik@ozlabs.ru>
Signed-off-by: Anthony Liguori <aliguori@us.ibm.com>
2011-10-31 07:06:47 +01:00
|
|
|
#include "dma.h"
|
2009-05-14 23:35:07 +02:00
|
|
|
|
2007-11-17 18:14:51 +01:00
|
|
|
/* PCI includes legacy ISA access. */
|
|
|
|
#include "isa.h"
|
|
|
|
|
2010-10-19 11:06:34 +02:00
|
|
|
#include "pcie.h"
|
|
|
|
|
2007-11-17 18:14:51 +01:00
|
|
|
/* PCI bus */
|
|
|
|
|
2009-02-11 16:19:46 +01:00
|
|
|
#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
|
|
|
|
#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
|
|
|
|
#define PCI_FUNC(devfn) ((devfn) & 0x07)
|
2011-01-27 07:56:35 +01:00
|
|
|
#define PCI_SLOT_MAX 32
|
2010-06-23 09:15:26 +02:00
|
|
|
#define PCI_FUNC_MAX 8
|
2009-02-11 16:19:46 +01:00
|
|
|
|
2009-03-13 16:02:23 +01:00
|
|
|
/* Class, Vendor and Device IDs from Linux's pci_ids.h */
|
|
|
|
#include "pci_ids.h"
|
2009-02-01 20:26:20 +01:00
|
|
|
|
2009-03-13 16:02:23 +01:00
|
|
|
/* QEMU-specific Vendor and Device ID definitions */
|
2009-02-11 16:21:54 +01:00
|
|
|
|
2009-03-13 16:02:23 +01:00
|
|
|
/* IBM (0x1014) */
|
|
|
|
#define PCI_DEVICE_ID_IBM_440GX 0x027f
|
2009-02-01 13:01:04 +01:00
|
|
|
#define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
|
2009-01-26 16:37:35 +01:00
|
|
|
|
2009-03-13 16:02:23 +01:00
|
|
|
/* Hitachi (0x1054) */
|
2009-01-26 16:37:35 +01:00
|
|
|
#define PCI_VENDOR_ID_HITACHI 0x1054
|
2009-03-13 16:02:23 +01:00
|
|
|
#define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
|
2009-01-26 16:37:35 +01:00
|
|
|
|
2009-03-13 16:02:23 +01:00
|
|
|
/* Apple (0x106b) */
|
2009-02-01 13:01:04 +01:00
|
|
|
#define PCI_DEVICE_ID_APPLE_343S1201 0x0010
|
|
|
|
#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
|
|
|
|
#define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
|
|
|
|
#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
|
2009-03-13 16:02:23 +01:00
|
|
|
#define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
|
2009-01-26 16:37:35 +01:00
|
|
|
|
2009-03-13 16:02:23 +01:00
|
|
|
/* Realtek (0x10ec) */
|
|
|
|
#define PCI_DEVICE_ID_REALTEK_8029 0x8029
|
2009-01-26 16:37:35 +01:00
|
|
|
|
2009-03-13 16:02:23 +01:00
|
|
|
/* Xilinx (0x10ee) */
|
|
|
|
#define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
|
2009-01-26 16:37:35 +01:00
|
|
|
|
2009-03-13 16:02:23 +01:00
|
|
|
/* Marvell (0x11ab) */
|
|
|
|
#define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
|
2009-01-26 16:37:35 +01:00
|
|
|
|
2009-03-13 16:02:23 +01:00
|
|
|
/* QEMU/Bochs VGA (0x1234) */
|
2009-02-01 13:01:04 +01:00
|
|
|
#define PCI_VENDOR_ID_QEMU 0x1234
|
|
|
|
#define PCI_DEVICE_ID_QEMU_VGA 0x1111
|
|
|
|
|
2009-03-13 16:02:23 +01:00
|
|
|
/* VMWare (0x15ad) */
|
2009-01-26 16:37:35 +01:00
|
|
|
#define PCI_VENDOR_ID_VMWARE 0x15ad
|
|
|
|
#define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
|
|
|
|
#define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
|
|
|
|
#define PCI_DEVICE_ID_VMWARE_NET 0x0720
|
|
|
|
#define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
|
|
|
|
#define PCI_DEVICE_ID_VMWARE_IDE 0x1729
|
|
|
|
|
2009-03-28 18:29:07 +01:00
|
|
|
/* Intel (0x8086) */
|
2009-03-13 16:02:23 +01:00
|
|
|
#define PCI_DEVICE_ID_INTEL_82551IT 0x1209
|
2009-09-01 22:16:10 +02:00
|
|
|
#define PCI_DEVICE_ID_INTEL_82557 0x1229
|
2010-12-14 01:34:39 +01:00
|
|
|
#define PCI_DEVICE_ID_INTEL_82801IR 0x2922
|
2009-03-02 17:42:23 +01:00
|
|
|
|
2009-01-26 16:37:35 +01:00
|
|
|
/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
|
2008-12-11 22:15:42 +01:00
|
|
|
#define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
|
|
|
|
#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
|
|
|
|
#define PCI_SUBDEVICE_ID_QEMU 0x1100
|
|
|
|
|
|
|
|
#define PCI_DEVICE_ID_VIRTIO_NET 0x1000
|
|
|
|
#define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
|
|
|
|
#define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
|
2009-01-26 16:22:46 +01:00
|
|
|
#define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
|
2011-02-11 09:40:59 +01:00
|
|
|
#define PCI_DEVICE_ID_VIRTIO_SCSI 0x1004
|
2008-12-11 22:15:42 +01:00
|
|
|
|
2009-10-30 13:21:10 +01:00
|
|
|
#define FMT_PCIBUS PRIx64
|
2009-10-30 13:21:08 +01:00
|
|
|
|
2007-11-17 18:14:51 +01:00
|
|
|
typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
|
|
|
|
uint32_t address, uint32_t data, int len);
|
|
|
|
typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
|
|
|
|
uint32_t address, int len);
|
|
|
|
typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
|
2009-10-30 13:21:08 +01:00
|
|
|
pcibus_t addr, pcibus_t size, int type);
|
2009-02-11 16:21:10 +01:00
|
|
|
typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
|
2007-11-17 18:14:51 +01:00
|
|
|
|
|
|
|
typedef struct PCIIORegion {
|
2009-10-30 13:21:08 +01:00
|
|
|
pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
|
|
|
|
#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
|
|
|
|
pcibus_t size;
|
2007-11-17 18:14:51 +01:00
|
|
|
uint8_t type;
|
2011-07-26 13:26:20 +02:00
|
|
|
MemoryRegion *memory;
|
2011-08-08 15:09:05 +02:00
|
|
|
MemoryRegion *address_space;
|
2007-11-17 18:14:51 +01:00
|
|
|
} PCIIORegion;
|
|
|
|
|
|
|
|
#define PCI_ROM_SLOT 6
|
|
|
|
#define PCI_NUM_REGIONS 7
|
|
|
|
|
2009-12-15 12:26:01 +01:00
|
|
|
#include "pci_regs.h"
|
|
|
|
|
|
|
|
/* PCI HEADER_TYPE */
|
2009-05-03 21:03:00 +02:00
|
|
|
#define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
|
2008-12-18 23:43:33 +01:00
|
|
|
|
2009-06-21 18:45:18 +02:00
|
|
|
/* Size of the standard PCI config header */
|
|
|
|
#define PCI_CONFIG_HEADER_SIZE 0x40
|
|
|
|
/* Size of the standard PCI config space */
|
|
|
|
#define PCI_CONFIG_SPACE_SIZE 0x100
|
2009-10-30 13:21:18 +01:00
|
|
|
/* Size of the standart PCIe config space: 4KB */
|
|
|
|
#define PCIE_CONFIG_SPACE_SIZE 0x1000
|
2009-06-21 18:45:18 +02:00
|
|
|
|
2009-10-30 13:20:56 +01:00
|
|
|
#define PCI_NUM_PINS 4 /* A-D */
|
|
|
|
|
2009-06-21 18:49:54 +02:00
|
|
|
/* Bits in cap_present field. */
|
|
|
|
enum {
|
2010-10-19 11:06:32 +02:00
|
|
|
QEMU_PCI_CAP_MSI = 0x1,
|
|
|
|
QEMU_PCI_CAP_MSIX = 0x2,
|
|
|
|
QEMU_PCI_CAP_EXPRESS = 0x4,
|
2010-06-23 09:15:30 +02:00
|
|
|
|
|
|
|
/* multifunction capable device */
|
2010-10-19 11:06:32 +02:00
|
|
|
#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
|
2010-06-23 09:15:30 +02:00
|
|
|
QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
|
2010-11-26 13:01:41 +01:00
|
|
|
|
|
|
|
/* command register SERR bit enabled */
|
|
|
|
#define QEMU_PCI_CAP_SERR_BITNR 4
|
|
|
|
QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
|
2012-02-12 13:12:21 +01:00
|
|
|
/* Standard hot plug controller. */
|
|
|
|
#define QEMU_PCI_SHPC_BITNR 5
|
|
|
|
QEMU_PCI_CAP_SHPC = (1 << QEMU_PCI_SHPC_BITNR),
|
2012-02-15 18:17:59 +01:00
|
|
|
#define QEMU_PCI_SLOTID_BITNR 6
|
|
|
|
QEMU_PCI_CAP_SLOTID = (1 << QEMU_PCI_SLOTID_BITNR),
|
2009-06-21 18:49:54 +02:00
|
|
|
};
|
|
|
|
|
2011-12-04 19:22:06 +01:00
|
|
|
#define TYPE_PCI_DEVICE "pci-device"
|
|
|
|
#define PCI_DEVICE(obj) \
|
|
|
|
OBJECT_CHECK(PCIDevice, (obj), TYPE_PCI_DEVICE)
|
|
|
|
#define PCI_DEVICE_CLASS(klass) \
|
|
|
|
OBJECT_CLASS_CHECK(PCIDeviceClass, (klass), TYPE_PCI_DEVICE)
|
|
|
|
#define PCI_DEVICE_GET_CLASS(obj) \
|
|
|
|
OBJECT_GET_CLASS(PCIDeviceClass, (obj), TYPE_PCI_DEVICE)
|
|
|
|
|
|
|
|
typedef struct PCIDeviceClass {
|
|
|
|
DeviceClass parent_class;
|
|
|
|
|
|
|
|
int (*init)(PCIDevice *dev);
|
|
|
|
PCIUnregisterFunc *exit;
|
|
|
|
PCIConfigReadFunc *config_read;
|
|
|
|
PCIConfigWriteFunc *config_write;
|
|
|
|
|
|
|
|
uint16_t vendor_id;
|
|
|
|
uint16_t device_id;
|
|
|
|
uint8_t revision;
|
|
|
|
uint16_t class_id;
|
|
|
|
uint16_t subsystem_vendor_id; /* only for header type = 0 */
|
|
|
|
uint16_t subsystem_id; /* only for header type = 0 */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* pci-to-pci bridge or normal device.
|
|
|
|
* This doesn't mean pci host switch.
|
|
|
|
* When card bus bridge is supported, this would be enhanced.
|
|
|
|
*/
|
|
|
|
int is_bridge;
|
|
|
|
|
|
|
|
/* pcie stuff */
|
|
|
|
int is_express; /* is this device pci express? */
|
|
|
|
|
|
|
|
/* device isn't hot-pluggable */
|
|
|
|
int no_hotplug;
|
|
|
|
|
|
|
|
/* rom bar */
|
|
|
|
const char *romfile;
|
|
|
|
} PCIDeviceClass;
|
|
|
|
|
2007-11-17 18:14:51 +01:00
|
|
|
struct PCIDevice {
|
2009-05-14 23:35:07 +02:00
|
|
|
DeviceState qdev;
|
2007-11-17 18:14:51 +01:00
|
|
|
/* PCI config space */
|
2009-10-30 13:21:18 +01:00
|
|
|
uint8_t *config;
|
2009-06-21 18:45:18 +02:00
|
|
|
|
2011-04-26 10:29:36 +02:00
|
|
|
/* Used to enable config checks on load. Note that writable bits are
|
2009-06-21 18:49:40 +02:00
|
|
|
* never checked even if set in cmask. */
|
2009-10-30 13:21:18 +01:00
|
|
|
uint8_t *cmask;
|
2009-06-21 18:49:40 +02:00
|
|
|
|
2009-06-21 18:45:18 +02:00
|
|
|
/* Used to implement R/W bytes */
|
2009-10-30 13:21:18 +01:00
|
|
|
uint8_t *wmask;
|
2007-11-17 18:14:51 +01:00
|
|
|
|
2010-09-15 07:38:15 +02:00
|
|
|
/* Used to implement RW1C(Write 1 to Clear) bytes */
|
|
|
|
uint8_t *w1cmask;
|
|
|
|
|
2009-06-21 18:45:40 +02:00
|
|
|
/* Used to allocate config space for capabilities. */
|
2009-10-30 13:21:18 +01:00
|
|
|
uint8_t *used;
|
2009-06-21 18:45:40 +02:00
|
|
|
|
2007-11-17 18:14:51 +01:00
|
|
|
/* the following fields are read only */
|
|
|
|
PCIBus *bus;
|
2009-08-03 17:35:19 +02:00
|
|
|
uint32_t devfn;
|
2007-11-17 18:14:51 +01:00
|
|
|
char name[64];
|
|
|
|
PCIIORegion io_regions[PCI_NUM_REGIONS];
|
|
|
|
|
|
|
|
/* do not access the following fields */
|
|
|
|
PCIConfigReadFunc *config_read;
|
|
|
|
PCIConfigWriteFunc *config_write;
|
|
|
|
|
|
|
|
/* IRQ objects for the INTA-INTD pins. */
|
|
|
|
qemu_irq *irq;
|
|
|
|
|
|
|
|
/* Current IRQ levels. Used internally by the generic PCI code. */
|
2009-11-25 14:20:51 +01:00
|
|
|
uint8_t irq_state;
|
2009-06-21 18:49:54 +02:00
|
|
|
|
|
|
|
/* Capability bits */
|
|
|
|
uint32_t cap_present;
|
|
|
|
|
|
|
|
/* Offset of MSI-X capability in config space */
|
|
|
|
uint8_t msix_cap;
|
|
|
|
|
|
|
|
/* MSI-X entries */
|
|
|
|
int msix_entries_nr;
|
|
|
|
|
|
|
|
/* Space to store MSIX table */
|
|
|
|
uint8_t *msix_table_page;
|
|
|
|
/* MMIO index used to map MSIX table and pending bit entries. */
|
2011-08-08 15:09:26 +02:00
|
|
|
MemoryRegion msix_mmio;
|
2009-06-21 18:49:54 +02:00
|
|
|
/* Reference-count for entries actually in use by driver. */
|
|
|
|
unsigned *msix_entry_used;
|
|
|
|
/* Region including the MSI-X table */
|
|
|
|
uint32_t msix_bar_size;
|
2011-11-21 17:57:21 +01:00
|
|
|
/* MSIX function mask set or MSIX disabled */
|
|
|
|
bool msix_function_masked;
|
2009-08-20 19:42:38 +02:00
|
|
|
/* Version id needed for VMState */
|
|
|
|
int32_t version_id;
|
2009-12-18 12:01:07 +01:00
|
|
|
|
2010-10-19 11:06:32 +02:00
|
|
|
/* Offset of MSI capability in config space */
|
|
|
|
uint8_t msi_cap;
|
|
|
|
|
2010-10-19 11:06:34 +02:00
|
|
|
/* PCI Express */
|
|
|
|
PCIExpressDevice exp;
|
|
|
|
|
2012-02-12 13:12:21 +01:00
|
|
|
/* SHPC */
|
|
|
|
SHPCDevice *shpc;
|
|
|
|
|
2009-12-18 12:01:07 +01:00
|
|
|
/* Location of option rom */
|
2009-12-18 12:01:08 +01:00
|
|
|
char *romfile;
|
2011-08-08 15:09:28 +02:00
|
|
|
bool has_rom;
|
|
|
|
MemoryRegion rom;
|
2010-01-08 15:25:41 +01:00
|
|
|
uint32_t rom_bar;
|
2007-11-17 18:14:51 +01:00
|
|
|
};
|
|
|
|
|
2011-08-08 15:09:31 +02:00
|
|
|
void pci_register_bar(PCIDevice *pci_dev, int region_num,
|
|
|
|
uint8_t attr, MemoryRegion *memory);
|
2011-08-08 15:08:55 +02:00
|
|
|
pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
|
2007-11-17 18:14:51 +01:00
|
|
|
|
2010-09-06 09:46:16 +02:00
|
|
|
int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
|
|
|
|
uint8_t offset, uint8_t size);
|
2009-06-21 18:45:40 +02:00
|
|
|
|
|
|
|
void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
|
|
|
|
|
|
|
|
uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
|
|
|
|
|
|
|
|
|
2007-11-17 18:14:51 +01:00
|
|
|
uint32_t pci_default_read_config(PCIDevice *d,
|
|
|
|
uint32_t address, int len);
|
|
|
|
void pci_default_write_config(PCIDevice *d,
|
|
|
|
uint32_t address, uint32_t val, int len);
|
|
|
|
void pci_device_save(PCIDevice *s, QEMUFile *f);
|
|
|
|
int pci_device_load(PCIDevice *s, QEMUFile *f);
|
2011-08-15 16:17:36 +02:00
|
|
|
MemoryRegion *pci_address_space(PCIDevice *dev);
|
2011-08-11 00:28:10 +02:00
|
|
|
MemoryRegion *pci_address_space_io(PCIDevice *dev);
|
2007-11-17 18:14:51 +01:00
|
|
|
|
2009-08-28 15:28:17 +02:00
|
|
|
typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
|
2007-11-17 18:14:51 +01:00
|
|
|
typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
|
2010-11-12 08:21:35 +01:00
|
|
|
|
|
|
|
typedef enum {
|
|
|
|
PCI_HOTPLUG_DISABLED,
|
|
|
|
PCI_HOTPLUG_ENABLED,
|
|
|
|
PCI_COLDPLUG_ENABLED,
|
|
|
|
} PCIHotplugState;
|
|
|
|
|
|
|
|
typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
|
|
|
|
PCIHotplugState state);
|
2009-09-16 22:25:31 +02:00
|
|
|
void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
|
2011-07-26 13:26:19 +02:00
|
|
|
const char *name,
|
2011-08-08 15:09:04 +02:00
|
|
|
MemoryRegion *address_space_mem,
|
|
|
|
MemoryRegion *address_space_io,
|
2011-07-26 13:26:19 +02:00
|
|
|
uint8_t devfn_min);
|
|
|
|
PCIBus *pci_bus_new(DeviceState *parent, const char *name,
|
2011-08-08 15:09:04 +02:00
|
|
|
MemoryRegion *address_space_mem,
|
|
|
|
MemoryRegion *address_space_io,
|
|
|
|
uint8_t devfn_min);
|
2009-09-16 22:25:31 +02:00
|
|
|
void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
|
|
|
|
void *irq_opaque, int nirq);
|
2011-04-01 13:43:21 +02:00
|
|
|
int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
|
2010-05-14 09:29:19 +02:00
|
|
|
void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
|
2009-05-23 01:05:19 +02:00
|
|
|
PCIBus *pci_register_bus(DeviceState *parent, const char *name,
|
|
|
|
pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
|
2011-07-26 13:26:19 +02:00
|
|
|
void *irq_opaque,
|
2011-08-08 15:09:04 +02:00
|
|
|
MemoryRegion *address_space_mem,
|
|
|
|
MemoryRegion *address_space_io,
|
2011-07-26 13:26:19 +02:00
|
|
|
uint8_t devfn_min, int nirq);
|
2010-12-22 07:14:35 +01:00
|
|
|
void pci_device_reset(PCIDevice *dev);
|
2010-11-19 10:56:02 +01:00
|
|
|
void pci_bus_reset(PCIBus *bus);
|
2007-11-17 18:14:51 +01:00
|
|
|
|
2009-06-18 15:14:08 +02:00
|
|
|
PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
|
|
|
|
const char *default_devaddr);
|
2009-09-25 03:53:51 +02:00
|
|
|
PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
|
|
|
|
const char *default_devaddr);
|
2007-11-17 18:14:51 +01:00
|
|
|
int pci_bus_num(PCIBus *s);
|
2009-10-30 13:21:13 +01:00
|
|
|
void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
|
2009-11-12 06:58:36 +01:00
|
|
|
PCIBus *pci_find_root_bus(int domain);
|
2010-05-28 11:30:46 +02:00
|
|
|
int pci_find_domain(const PCIBus *bus);
|
2011-01-27 07:56:36 +01:00
|
|
|
PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
|
2010-12-24 04:14:13 +01:00
|
|
|
int pci_qdev_find_device(const char *id, PCIDevice **pdev);
|
2009-09-25 03:53:49 +02:00
|
|
|
PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
|
2007-11-17 18:14:51 +01:00
|
|
|
|
2009-06-26 00:04:00 +02:00
|
|
|
int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
|
|
|
|
unsigned *slotp);
|
2009-02-11 16:21:48 +01:00
|
|
|
|
2011-01-20 08:21:38 +01:00
|
|
|
void pci_device_deassert_intx(PCIDevice *dev);
|
|
|
|
|
2009-06-21 18:50:57 +02:00
|
|
|
static inline void
|
|
|
|
pci_set_byte(uint8_t *config, uint8_t val)
|
|
|
|
{
|
|
|
|
*config = val;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint8_t
|
2010-01-11 21:20:13 +01:00
|
|
|
pci_get_byte(const uint8_t *config)
|
2009-06-21 18:50:57 +02:00
|
|
|
{
|
|
|
|
return *config;
|
|
|
|
}
|
|
|
|
|
2009-06-21 18:45:30 +02:00
|
|
|
static inline void
|
|
|
|
pci_set_word(uint8_t *config, uint16_t val)
|
|
|
|
{
|
|
|
|
cpu_to_le16wu((uint16_t *)config, val);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint16_t
|
2010-01-11 21:20:13 +01:00
|
|
|
pci_get_word(const uint8_t *config)
|
2009-06-21 18:45:30 +02:00
|
|
|
{
|
2010-01-11 21:20:13 +01:00
|
|
|
return le16_to_cpupu((const uint16_t *)config);
|
2009-06-21 18:45:30 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
pci_set_long(uint8_t *config, uint32_t val)
|
|
|
|
{
|
|
|
|
cpu_to_le32wu((uint32_t *)config, val);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint32_t
|
2010-01-11 21:20:13 +01:00
|
|
|
pci_get_long(const uint8_t *config)
|
2009-06-21 18:45:30 +02:00
|
|
|
{
|
2010-01-11 21:20:13 +01:00
|
|
|
return le32_to_cpupu((const uint32_t *)config);
|
2009-06-21 18:45:30 +02:00
|
|
|
}
|
|
|
|
|
2009-10-30 13:20:59 +01:00
|
|
|
static inline void
|
|
|
|
pci_set_quad(uint8_t *config, uint64_t val)
|
|
|
|
{
|
|
|
|
cpu_to_le64w((uint64_t *)config, val);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint64_t
|
2010-01-11 21:20:13 +01:00
|
|
|
pci_get_quad(const uint8_t *config)
|
2009-10-30 13:20:59 +01:00
|
|
|
{
|
2010-01-11 21:20:13 +01:00
|
|
|
return le64_to_cpup((const uint64_t *)config);
|
2009-10-30 13:20:59 +01:00
|
|
|
}
|
|
|
|
|
2009-01-26 16:37:35 +01:00
|
|
|
static inline void
|
|
|
|
pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
|
|
|
|
{
|
2009-06-21 18:45:30 +02:00
|
|
|
pci_set_word(&pci_config[PCI_VENDOR_ID], val);
|
2009-01-26 16:37:35 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
|
|
|
|
{
|
2009-06-21 18:45:30 +02:00
|
|
|
pci_set_word(&pci_config[PCI_DEVICE_ID], val);
|
2009-01-26 16:37:35 +01:00
|
|
|
}
|
|
|
|
|
2010-02-25 09:41:25 +01:00
|
|
|
static inline void
|
|
|
|
pci_config_set_revision(uint8_t *pci_config, uint8_t val)
|
|
|
|
{
|
|
|
|
pci_set_byte(&pci_config[PCI_REVISION_ID], val);
|
|
|
|
}
|
|
|
|
|
2009-02-01 20:26:20 +01:00
|
|
|
static inline void
|
|
|
|
pci_config_set_class(uint8_t *pci_config, uint16_t val)
|
|
|
|
{
|
2009-06-21 18:45:30 +02:00
|
|
|
pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
|
2009-02-01 20:26:20 +01:00
|
|
|
}
|
|
|
|
|
2010-02-25 09:41:25 +01:00
|
|
|
static inline void
|
|
|
|
pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
|
|
|
|
{
|
|
|
|
pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
|
|
|
|
{
|
|
|
|
pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
|
|
|
|
}
|
|
|
|
|
2010-10-19 11:06:28 +02:00
|
|
|
/*
|
|
|
|
* helper functions to do bit mask operation on configuration space.
|
|
|
|
* Just to set bit, use test-and-set and discard returned value.
|
|
|
|
* Just to clear bit, use test-and-clear and discard returned value.
|
|
|
|
* NOTE: They aren't atomic.
|
|
|
|
*/
|
|
|
|
static inline uint8_t
|
|
|
|
pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
|
|
|
|
{
|
|
|
|
uint8_t val = pci_get_byte(config);
|
|
|
|
pci_set_byte(config, val & ~mask);
|
|
|
|
return val & mask;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint8_t
|
|
|
|
pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
|
|
|
|
{
|
|
|
|
uint8_t val = pci_get_byte(config);
|
|
|
|
pci_set_byte(config, val | mask);
|
|
|
|
return val & mask;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint16_t
|
|
|
|
pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
|
|
|
|
{
|
|
|
|
uint16_t val = pci_get_word(config);
|
|
|
|
pci_set_word(config, val & ~mask);
|
|
|
|
return val & mask;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint16_t
|
|
|
|
pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
|
|
|
|
{
|
|
|
|
uint16_t val = pci_get_word(config);
|
|
|
|
pci_set_word(config, val | mask);
|
|
|
|
return val & mask;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint32_t
|
|
|
|
pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
|
|
|
|
{
|
|
|
|
uint32_t val = pci_get_long(config);
|
|
|
|
pci_set_long(config, val & ~mask);
|
|
|
|
return val & mask;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint32_t
|
|
|
|
pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
|
|
|
|
{
|
|
|
|
uint32_t val = pci_get_long(config);
|
|
|
|
pci_set_long(config, val | mask);
|
|
|
|
return val & mask;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint64_t
|
|
|
|
pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
|
|
|
|
{
|
|
|
|
uint64_t val = pci_get_quad(config);
|
|
|
|
pci_set_quad(config, val & ~mask);
|
|
|
|
return val & mask;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint64_t
|
|
|
|
pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
|
|
|
|
{
|
|
|
|
uint64_t val = pci_get_quad(config);
|
|
|
|
pci_set_quad(config, val | mask);
|
|
|
|
return val & mask;
|
|
|
|
}
|
|
|
|
|
2012-02-21 14:41:30 +01:00
|
|
|
/* Access a register specified by a mask */
|
|
|
|
static inline void
|
|
|
|
pci_set_byte_by_mask(uint8_t *config, uint8_t mask, uint8_t reg)
|
|
|
|
{
|
|
|
|
uint8_t val = pci_get_byte(config);
|
|
|
|
uint8_t rval = reg << (ffs(mask) - 1);
|
|
|
|
pci_set_byte(config, (~mask & val) | (mask & rval));
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint8_t
|
|
|
|
pci_get_byte_by_mask(uint8_t *config, uint8_t mask)
|
|
|
|
{
|
|
|
|
uint8_t val = pci_get_byte(config);
|
|
|
|
return (val & mask) >> (ffs(mask) - 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
pci_set_word_by_mask(uint8_t *config, uint16_t mask, uint16_t reg)
|
|
|
|
{
|
|
|
|
uint16_t val = pci_get_word(config);
|
|
|
|
uint16_t rval = reg << (ffs(mask) - 1);
|
|
|
|
pci_set_word(config, (~mask & val) | (mask & rval));
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint16_t
|
|
|
|
pci_get_word_by_mask(uint8_t *config, uint16_t mask)
|
|
|
|
{
|
|
|
|
uint16_t val = pci_get_word(config);
|
|
|
|
return (val & mask) >> (ffs(mask) - 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
pci_set_long_by_mask(uint8_t *config, uint32_t mask, uint32_t reg)
|
|
|
|
{
|
|
|
|
uint32_t val = pci_get_long(config);
|
|
|
|
uint32_t rval = reg << (ffs(mask) - 1);
|
|
|
|
pci_set_long(config, (~mask & val) | (mask & rval));
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint32_t
|
|
|
|
pci_get_long_by_mask(uint8_t *config, uint32_t mask)
|
|
|
|
{
|
|
|
|
uint32_t val = pci_get_long(config);
|
|
|
|
return (val & mask) >> (ffs(mask) - 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
pci_set_quad_by_mask(uint8_t *config, uint64_t mask, uint64_t reg)
|
|
|
|
{
|
|
|
|
uint64_t val = pci_get_quad(config);
|
|
|
|
uint64_t rval = reg << (ffs(mask) - 1);
|
|
|
|
pci_set_quad(config, (~mask & val) | (mask & rval));
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint64_t
|
|
|
|
pci_get_quad_by_mask(uint8_t *config, uint64_t mask)
|
|
|
|
{
|
|
|
|
uint64_t val = pci_get_quad(config);
|
|
|
|
return (val & mask) >> (ffs(mask) - 1);
|
|
|
|
}
|
|
|
|
|
2010-06-23 09:15:30 +02:00
|
|
|
PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
|
|
|
|
const char *name);
|
|
|
|
PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
|
|
|
|
bool multifunction,
|
|
|
|
const char *name);
|
2009-09-25 03:53:53 +02:00
|
|
|
PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
|
2009-05-14 23:35:07 +02:00
|
|
|
PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
|
|
|
|
|
2010-05-27 07:42:37 +02:00
|
|
|
static inline int pci_is_express(const PCIDevice *d)
|
2009-10-30 13:21:18 +01:00
|
|
|
{
|
|
|
|
return d->cap_present & QEMU_PCI_CAP_EXPRESS;
|
|
|
|
}
|
|
|
|
|
2010-05-27 07:42:37 +02:00
|
|
|
static inline uint32_t pci_config_size(const PCIDevice *d)
|
2009-10-30 13:21:18 +01:00
|
|
|
{
|
|
|
|
return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
|
|
|
|
}
|
|
|
|
|
Add stub functions for PCI device models to do PCI DMA
This patch adds functions to pci.[ch] to perform PCI DMA operations.
At present, these are just stubs which perform directly cpu physical
memory accesses. Stubs are included which are analogous to
cpu_physical_memory_{read,write}(), the stX_phys() and ldX_phys()
functions and cpu_physical_memory_{map,unmap}().
In addition, a wrapper around qemu_sglist_init() is provided, which
also takes a PCIDevice *. It's assumed that _init() is the only
sglist function which will need wrapping, the idea being that once we
have IOMMU support whatever IOMMU context handle the wrapper derives
from the PCI device will be stored within the sglist structure for
later use.
Using these stubs, however, distinguishes PCI device DMA transactions from
other accesses to physical memory, which will allow PCI IOMMU support to
be added in one place, rather than updating every PCI driver at that time.
That is, it allows us to update individual PCI drivers to support an IOMMU
without having yet determined the details of how the IOMMU emulation will
operate. This will let us remove the most bitrot-sensitive part of an
IOMMU patch in advance.
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
Signed-off-by: Alexey Kardashevskiy <aik@ozlabs.ru>
Signed-off-by: Anthony Liguori <aliguori@us.ibm.com>
2011-10-31 07:06:47 +01:00
|
|
|
/* DMA access functions */
|
|
|
|
static inline int pci_dma_rw(PCIDevice *dev, dma_addr_t addr,
|
|
|
|
void *buf, dma_addr_t len, DMADirection dir)
|
|
|
|
{
|
|
|
|
cpu_physical_memory_rw(addr, buf, len, dir == DMA_DIRECTION_FROM_DEVICE);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int pci_dma_read(PCIDevice *dev, dma_addr_t addr,
|
|
|
|
void *buf, dma_addr_t len)
|
|
|
|
{
|
|
|
|
return pci_dma_rw(dev, addr, buf, len, DMA_DIRECTION_TO_DEVICE);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int pci_dma_write(PCIDevice *dev, dma_addr_t addr,
|
|
|
|
const void *buf, dma_addr_t len)
|
|
|
|
{
|
|
|
|
return pci_dma_rw(dev, addr, (void *) buf, len, DMA_DIRECTION_FROM_DEVICE);
|
|
|
|
}
|
|
|
|
|
|
|
|
#define PCI_DMA_DEFINE_LDST(_l, _s, _bits) \
|
|
|
|
static inline uint##_bits##_t ld##_l##_pci_dma(PCIDevice *dev, \
|
|
|
|
dma_addr_t addr) \
|
|
|
|
{ \
|
|
|
|
return ld##_l##_phys(addr); \
|
|
|
|
} \
|
|
|
|
static inline void st##_s##_pci_dma(PCIDevice *dev, \
|
|
|
|
dma_addr_t addr, uint##_bits##_t val) \
|
|
|
|
{ \
|
|
|
|
st##_s##_phys(addr, val); \
|
|
|
|
}
|
|
|
|
|
|
|
|
PCI_DMA_DEFINE_LDST(ub, b, 8);
|
|
|
|
PCI_DMA_DEFINE_LDST(uw_le, w_le, 16)
|
|
|
|
PCI_DMA_DEFINE_LDST(l_le, l_le, 32);
|
|
|
|
PCI_DMA_DEFINE_LDST(q_le, q_le, 64);
|
|
|
|
PCI_DMA_DEFINE_LDST(uw_be, w_be, 16)
|
|
|
|
PCI_DMA_DEFINE_LDST(l_be, l_be, 32);
|
|
|
|
PCI_DMA_DEFINE_LDST(q_be, q_be, 64);
|
|
|
|
|
|
|
|
#undef PCI_DMA_DEFINE_LDST
|
|
|
|
|
|
|
|
static inline void *pci_dma_map(PCIDevice *dev, dma_addr_t addr,
|
|
|
|
dma_addr_t *plen, DMADirection dir)
|
|
|
|
{
|
|
|
|
target_phys_addr_t len = *plen;
|
|
|
|
void *buf;
|
|
|
|
|
|
|
|
buf = cpu_physical_memory_map(addr, &len, dir == DMA_DIRECTION_FROM_DEVICE);
|
|
|
|
*plen = len;
|
|
|
|
return buf;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void pci_dma_unmap(PCIDevice *dev, void *buffer, dma_addr_t len,
|
|
|
|
DMADirection dir, dma_addr_t access_len)
|
|
|
|
{
|
|
|
|
cpu_physical_memory_unmap(buffer, len, dir == DMA_DIRECTION_FROM_DEVICE,
|
|
|
|
access_len);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void pci_dma_sglist_init(QEMUSGList *qsg, PCIDevice *dev,
|
|
|
|
int alloc_hint)
|
|
|
|
{
|
|
|
|
qemu_sglist_init(qsg, alloc_hint);
|
|
|
|
}
|
|
|
|
|
2012-01-13 17:07:20 +01:00
|
|
|
extern const VMStateDescription vmstate_pci_device;
|
|
|
|
|
|
|
|
#define VMSTATE_PCI_DEVICE(_field, _state) { \
|
|
|
|
.name = (stringify(_field)), \
|
|
|
|
.size = sizeof(PCIDevice), \
|
|
|
|
.vmsd = &vmstate_pci_device, \
|
|
|
|
.flags = VMS_STRUCT, \
|
|
|
|
.offset = vmstate_offset_value(_state, _field, PCIDevice), \
|
|
|
|
}
|
|
|
|
|
|
|
|
#define VMSTATE_PCI_DEVICE_POINTER(_field, _state) { \
|
|
|
|
.name = (stringify(_field)), \
|
|
|
|
.size = sizeof(PCIDevice), \
|
|
|
|
.vmsd = &vmstate_pci_device, \
|
|
|
|
.flags = VMS_STRUCT|VMS_POINTER, \
|
|
|
|
.offset = vmstate_offset_pointer(_state, _field, PCIDevice), \
|
|
|
|
}
|
|
|
|
|
2007-11-17 18:14:51 +01:00
|
|
|
#endif
|