2007-11-17 18:14:51 +01:00
|
|
|
#ifndef HW_PC_H
|
|
|
|
#define HW_PC_H
|
2009-03-06 00:01:23 +01:00
|
|
|
|
|
|
|
#include "qemu-common.h"
|
2010-03-01 04:29:21 +01:00
|
|
|
#include "ioport.h"
|
2009-03-06 00:01:23 +01:00
|
|
|
|
2007-11-17 18:14:51 +01:00
|
|
|
/* PC-style peripherals (also used by other machines). */
|
|
|
|
|
|
|
|
/* serial.c */
|
|
|
|
|
2008-05-04 23:42:11 +02:00
|
|
|
SerialState *serial_init(int base, qemu_irq irq, int baudbase,
|
|
|
|
CharDriverState *chr);
|
2009-10-01 23:12:16 +02:00
|
|
|
SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
|
2008-05-04 23:42:11 +02:00
|
|
|
qemu_irq irq, int baudbase,
|
2010-03-21 20:47:11 +01:00
|
|
|
CharDriverState *chr, int ioregister,
|
|
|
|
int be);
|
2009-09-22 13:53:21 +02:00
|
|
|
SerialState *serial_isa_init(int index, CharDriverState *chr);
|
2009-10-31 11:28:11 +01:00
|
|
|
void serial_set_frequency(SerialState *s, uint32_t frequency);
|
2007-11-17 18:14:51 +01:00
|
|
|
|
|
|
|
/* parallel.c */
|
|
|
|
|
|
|
|
typedef struct ParallelState ParallelState;
|
2009-09-22 13:53:22 +02:00
|
|
|
ParallelState *parallel_init(int index, CharDriverState *chr);
|
2009-10-01 23:12:16 +02:00
|
|
|
ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);
|
2007-11-17 18:14:51 +01:00
|
|
|
|
|
|
|
/* i8259.c */
|
|
|
|
|
|
|
|
typedef struct PicState2 PicState2;
|
|
|
|
extern PicState2 *isa_pic;
|
|
|
|
void pic_set_irq(int irq, int level);
|
|
|
|
void pic_set_irq_new(void *opaque, int irq, int level);
|
|
|
|
qemu_irq *i8259_init(qemu_irq parent_irq);
|
|
|
|
int pic_read_irq(PicState2 *s);
|
|
|
|
void pic_update_irq(PicState2 *s);
|
|
|
|
uint32_t pic_intack_read(PicState2 *s);
|
2009-03-06 00:01:23 +01:00
|
|
|
void pic_info(Monitor *mon);
|
|
|
|
void irq_info(Monitor *mon);
|
2007-11-17 18:14:51 +01:00
|
|
|
|
|
|
|
/* i8254.c */
|
|
|
|
|
|
|
|
#define PIT_FREQ 1193182
|
|
|
|
|
|
|
|
typedef struct PITState PITState;
|
|
|
|
|
|
|
|
PITState *pit_init(int base, qemu_irq irq);
|
|
|
|
void pit_set_gate(PITState *pit, int channel, int val);
|
|
|
|
int pit_get_gate(PITState *pit, int channel);
|
|
|
|
int pit_get_initial_count(PITState *pit, int channel);
|
|
|
|
int pit_get_mode(PITState *pit, int channel);
|
|
|
|
int pit_get_out(PITState *pit, int channel, int64_t current_time);
|
|
|
|
|
2008-12-18 23:42:34 +01:00
|
|
|
void hpet_pit_disable(void);
|
|
|
|
void hpet_pit_enable(void);
|
|
|
|
|
2007-11-17 18:14:51 +01:00
|
|
|
/* vmport.c */
|
2008-04-07 21:47:25 +02:00
|
|
|
void vmport_init(void);
|
2007-11-17 18:14:51 +01:00
|
|
|
void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque);
|
|
|
|
|
|
|
|
/* vmmouse.c */
|
|
|
|
void *vmmouse_init(void *m);
|
|
|
|
|
|
|
|
/* pckbd.c */
|
|
|
|
|
|
|
|
void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
|
|
|
|
void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
|
2009-10-01 23:12:16 +02:00
|
|
|
target_phys_addr_t base, ram_addr_t size,
|
|
|
|
target_phys_addr_t mask);
|
2007-11-17 18:14:51 +01:00
|
|
|
|
|
|
|
/* mc146818rtc.c */
|
|
|
|
|
|
|
|
typedef struct RTCState RTCState;
|
|
|
|
|
2009-09-10 11:43:35 +02:00
|
|
|
RTCState *rtc_init(int base_year);
|
2007-11-17 18:14:51 +01:00
|
|
|
void rtc_set_memory(RTCState *s, int addr, int val);
|
|
|
|
void rtc_set_date(RTCState *s, const struct tm *tm);
|
|
|
|
|
|
|
|
/* pc.c */
|
|
|
|
extern int fd_bootchk;
|
|
|
|
|
|
|
|
void ioport_set_a20(int enable);
|
|
|
|
int ioport_get_a20(void);
|
|
|
|
|
|
|
|
/* acpi.c */
|
|
|
|
extern int acpi_enabled;
|
2009-03-07 16:50:18 +01:00
|
|
|
extern char *acpi_tables;
|
|
|
|
extern size_t acpi_tables_len;
|
|
|
|
|
2009-06-18 12:57:00 +02:00
|
|
|
void acpi_bios_init(void);
|
|
|
|
int acpi_table_add(const char *table_desc);
|
|
|
|
|
|
|
|
/* acpi_piix.c */
|
2010-03-29 21:23:52 +02:00
|
|
|
|
2008-03-18 07:53:05 +01:00
|
|
|
i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
|
2010-03-29 21:23:52 +02:00
|
|
|
qemu_irq sci_irq, qemu_irq cmos_s3, qemu_irq smi_irq,
|
|
|
|
int kvm_enabled);
|
2007-11-17 18:14:51 +01:00
|
|
|
void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
|
2009-09-25 21:42:45 +02:00
|
|
|
void piix4_acpi_system_hot_add_init(PCIBus *bus);
|
2007-11-17 18:14:51 +01:00
|
|
|
|
2008-12-18 00:28:44 +01:00
|
|
|
/* hpet.c */
|
|
|
|
extern int no_hpet;
|
|
|
|
|
2007-11-17 18:14:51 +01:00
|
|
|
/* pcspk.c */
|
|
|
|
void pcspk_init(PITState *);
|
2009-05-12 13:33:04 +02:00
|
|
|
int pcspk_audio_init(qemu_irq *pic);
|
2007-11-17 18:14:51 +01:00
|
|
|
|
|
|
|
/* piix_pci.c */
|
2009-08-28 15:28:15 +02:00
|
|
|
struct PCII440FXState;
|
|
|
|
typedef struct PCII440FXState PCII440FXState;
|
|
|
|
|
2009-08-28 15:28:20 +02:00
|
|
|
PCIBus *i440fx_init(PCII440FXState **pi440fx_state, int *piix_devfn, qemu_irq *pic);
|
2009-08-28 15:28:15 +02:00
|
|
|
void i440fx_set_smm(PCII440FXState *d, int val);
|
|
|
|
void i440fx_init_memory_mappings(PCII440FXState *d);
|
2007-11-17 18:14:51 +01:00
|
|
|
|
2009-08-28 15:28:13 +02:00
|
|
|
/* piix4.c */
|
2008-10-26 14:43:07 +01:00
|
|
|
extern PCIDevice *piix4_dev;
|
2007-11-17 18:14:51 +01:00
|
|
|
int piix4_init(PCIBus *bus, int devfn);
|
|
|
|
|
|
|
|
/* vga.c */
|
2008-09-28 02:42:12 +02:00
|
|
|
enum vga_retrace_method {
|
|
|
|
VGA_RETRACE_DUMB,
|
|
|
|
VGA_RETRACE_PRECISE
|
|
|
|
};
|
|
|
|
|
|
|
|
extern enum vga_retrace_method vga_retrace_method;
|
2007-11-17 18:14:51 +01:00
|
|
|
|
2009-05-13 18:56:25 +02:00
|
|
|
int isa_vga_init(void);
|
|
|
|
int pci_vga_init(PCIBus *bus,
|
2007-11-17 18:14:51 +01:00
|
|
|
unsigned long vga_bios_offset, int vga_bios_size);
|
2009-10-01 23:12:16 +02:00
|
|
|
int isa_vga_mm_init(target_phys_addr_t vram_base,
|
|
|
|
target_phys_addr_t ctrl_base, int it_shift);
|
2007-11-17 18:14:51 +01:00
|
|
|
|
|
|
|
/* cirrus_vga.c */
|
2009-05-13 18:56:25 +02:00
|
|
|
void pci_cirrus_vga_init(PCIBus *bus);
|
|
|
|
void isa_cirrus_vga_init(void);
|
2007-11-17 18:14:51 +01:00
|
|
|
|
|
|
|
/* ne2000.c */
|
|
|
|
|
2009-09-10 11:43:33 +02:00
|
|
|
void isa_ne2000_init(int base, int irq, NICInfo *nd);
|
2007-11-17 18:14:51 +01:00
|
|
|
|
2010-02-15 18:33:46 +01:00
|
|
|
/* e820 types */
|
|
|
|
#define E820_RAM 1
|
|
|
|
#define E820_RESERVED 2
|
|
|
|
#define E820_ACPI 3
|
|
|
|
#define E820_NVS 4
|
|
|
|
#define E820_UNUSABLE 5
|
|
|
|
|
|
|
|
int e820_add_entry(uint64_t, uint64_t, uint32_t);
|
|
|
|
|
2007-11-17 18:14:51 +01:00
|
|
|
#endif
|