2012-08-10 08:42:30 +02:00
|
|
|
/*
|
|
|
|
* GPIO device simulation in PKUnity SoC
|
|
|
|
*
|
|
|
|
* Copyright (C) 2010-2012 Guan Xuetao
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation, or any later version.
|
|
|
|
* See the COPYING file in the top-level directory.
|
|
|
|
*/
|
2019-05-23 16:35:07 +02:00
|
|
|
|
2016-01-26 19:17:01 +01:00
|
|
|
#include "qemu/osdep.h"
|
2013-02-04 15:40:22 +01:00
|
|
|
#include "hw/sysbus.h"
|
2020-09-03 22:43:22 +02:00
|
|
|
#include "qom/object.h"
|
2012-08-10 08:42:30 +02:00
|
|
|
|
|
|
|
#undef DEBUG_PUV3
|
2013-02-05 17:06:20 +01:00
|
|
|
#include "hw/unicore32/puv3.h"
|
2019-05-23 16:35:07 +02:00
|
|
|
#include "qemu/module.h"
|
2020-05-24 18:45:03 +02:00
|
|
|
#include "qemu/log.h"
|
2012-08-10 08:42:30 +02:00
|
|
|
|
2013-07-26 17:37:37 +02:00
|
|
|
#define TYPE_PUV3_GPIO "puv3_gpio"
|
2020-09-16 20:25:19 +02:00
|
|
|
OBJECT_DECLARE_SIMPLE_TYPE(PUV3GPIOState, PUV3_GPIO)
|
2013-07-26 17:37:37 +02:00
|
|
|
|
2020-09-03 22:43:22 +02:00
|
|
|
struct PUV3GPIOState {
|
2013-07-26 17:37:37 +02:00
|
|
|
SysBusDevice parent_obj;
|
|
|
|
|
2012-08-10 08:42:30 +02:00
|
|
|
MemoryRegion iomem;
|
|
|
|
qemu_irq irq[9];
|
|
|
|
|
|
|
|
uint32_t reg_GPLR;
|
|
|
|
uint32_t reg_GPDR;
|
|
|
|
uint32_t reg_GPIR;
|
2020-09-03 22:43:22 +02:00
|
|
|
};
|
2012-08-10 08:42:30 +02:00
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static uint64_t puv3_gpio_read(void *opaque, hwaddr offset,
|
2012-08-10 08:42:30 +02:00
|
|
|
unsigned size)
|
|
|
|
{
|
|
|
|
PUV3GPIOState *s = opaque;
|
|
|
|
uint32_t ret = 0;
|
|
|
|
|
|
|
|
switch (offset) {
|
|
|
|
case 0x00:
|
|
|
|
ret = s->reg_GPLR;
|
|
|
|
break;
|
|
|
|
case 0x04:
|
|
|
|
ret = s->reg_GPDR;
|
|
|
|
break;
|
|
|
|
case 0x20:
|
|
|
|
ret = s->reg_GPIR;
|
|
|
|
break;
|
|
|
|
default:
|
2020-05-24 18:45:03 +02:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"%s: Bad read offset 0x%"HWADDR_PRIx"\n",
|
|
|
|
__func__, offset);
|
2012-08-10 08:42:30 +02:00
|
|
|
}
|
|
|
|
DPRINTF("offset 0x%x, value 0x%x\n", offset, ret);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static void puv3_gpio_write(void *opaque, hwaddr offset,
|
2012-08-10 08:42:30 +02:00
|
|
|
uint64_t value, unsigned size)
|
|
|
|
{
|
|
|
|
PUV3GPIOState *s = opaque;
|
|
|
|
|
|
|
|
DPRINTF("offset 0x%x, value 0x%x\n", offset, value);
|
|
|
|
switch (offset) {
|
|
|
|
case 0x04:
|
|
|
|
s->reg_GPDR = value;
|
|
|
|
break;
|
|
|
|
case 0x08:
|
|
|
|
if (s->reg_GPDR & value) {
|
|
|
|
s->reg_GPLR |= value;
|
|
|
|
} else {
|
2020-05-24 18:45:03 +02:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "%s: Write gpio input port\n",
|
|
|
|
__func__);
|
2012-08-10 08:42:30 +02:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x0c:
|
|
|
|
if (s->reg_GPDR & value) {
|
|
|
|
s->reg_GPLR &= ~value;
|
|
|
|
} else {
|
2020-05-24 18:45:03 +02:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "%s: Write gpio input port\n",
|
|
|
|
__func__);
|
2012-08-10 08:42:30 +02:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case 0x10: /* GRER */
|
|
|
|
case 0x14: /* GFER */
|
|
|
|
case 0x18: /* GEDR */
|
|
|
|
break;
|
|
|
|
case 0x20: /* GPIR */
|
|
|
|
s->reg_GPIR = value;
|
|
|
|
break;
|
|
|
|
default:
|
2020-05-24 18:45:03 +02:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"%s: Bad write offset 0x%"HWADDR_PRIx"\n",
|
|
|
|
__func__, offset);
|
2012-08-10 08:42:30 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps puv3_gpio_ops = {
|
|
|
|
.read = puv3_gpio_read,
|
|
|
|
.write = puv3_gpio_write,
|
|
|
|
.impl = {
|
|
|
|
.min_access_size = 4,
|
|
|
|
.max_access_size = 4,
|
|
|
|
},
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
};
|
|
|
|
|
2018-12-13 14:47:58 +01:00
|
|
|
static void puv3_gpio_realize(DeviceState *dev, Error **errp)
|
2012-08-10 08:42:30 +02:00
|
|
|
{
|
2013-07-26 17:37:37 +02:00
|
|
|
PUV3GPIOState *s = PUV3_GPIO(dev);
|
2018-12-13 14:47:58 +01:00
|
|
|
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
|
2012-08-10 08:42:30 +02:00
|
|
|
|
|
|
|
s->reg_GPLR = 0;
|
|
|
|
s->reg_GPDR = 0;
|
|
|
|
|
|
|
|
/* FIXME: these irqs not handled yet */
|
2018-12-13 14:47:58 +01:00
|
|
|
sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW0]);
|
|
|
|
sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW1]);
|
|
|
|
sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW2]);
|
|
|
|
sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW3]);
|
|
|
|
sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW4]);
|
|
|
|
sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW5]);
|
|
|
|
sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW6]);
|
|
|
|
sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW7]);
|
|
|
|
sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOHIGH]);
|
2012-08-10 08:42:30 +02:00
|
|
|
|
2013-06-07 03:25:08 +02:00
|
|
|
memory_region_init_io(&s->iomem, OBJECT(s), &puv3_gpio_ops, s, "puv3_gpio",
|
2012-08-10 08:42:30 +02:00
|
|
|
PUV3_REGS_OFFSET);
|
2018-12-13 14:47:58 +01:00
|
|
|
sysbus_init_mmio(sbd, &s->iomem);
|
2012-08-10 08:42:30 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static void puv3_gpio_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
2018-12-13 14:47:58 +01:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2012-08-10 08:42:30 +02:00
|
|
|
|
2018-12-13 14:47:58 +01:00
|
|
|
dc->realize = puv3_gpio_realize;
|
2012-08-10 08:42:30 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo puv3_gpio_info = {
|
2013-07-26 17:37:37 +02:00
|
|
|
.name = TYPE_PUV3_GPIO,
|
2012-08-10 08:42:30 +02:00
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(PUV3GPIOState),
|
|
|
|
.class_init = puv3_gpio_class_init,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void puv3_gpio_register_type(void)
|
|
|
|
{
|
|
|
|
type_register_static(&puv3_gpio_info);
|
|
|
|
}
|
|
|
|
|
|
|
|
type_init(puv3_gpio_register_type)
|