2013-02-28 19:23:14 +01:00
|
|
|
/*
|
|
|
|
* SD Association Host Standard Specification v2.0 controller emulation
|
|
|
|
*
|
2020-09-01 15:23:14 +02:00
|
|
|
* Datasheet: PartA2_SD_Host_Controller_Simplified_Specification_Ver2.00.pdf
|
|
|
|
*
|
2013-02-28 19:23:14 +01:00
|
|
|
* Copyright (c) 2011 Samsung Electronics Co., Ltd.
|
|
|
|
* Mitsyanko Igor <i.mitsyanko@samsung.com>
|
|
|
|
* Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
|
|
|
|
*
|
|
|
|
* Based on MMC controller for Samsung S5PC1xx-based board emulation
|
|
|
|
* by Alexey Merkulov and Vladimir Monakhov.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
|
|
|
|
* See the GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along
|
|
|
|
* with this program; if not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2016-01-26 19:17:30 +01:00
|
|
|
#include "qemu/osdep.h"
|
2018-06-25 14:42:28 +02:00
|
|
|
#include "qemu/units.h"
|
2018-02-08 17:47:58 +01:00
|
|
|
#include "qemu/error-report.h"
|
2018-01-16 14:28:16 +01:00
|
|
|
#include "qapi/error.h"
|
2019-08-12 07:23:42 +02:00
|
|
|
#include "hw/irq.h"
|
2019-08-12 07:23:51 +02:00
|
|
|
#include "hw/qdev-properties.h"
|
2013-02-28 19:23:14 +01:00
|
|
|
#include "sysemu/dma.h"
|
|
|
|
#include "qemu/timer.h"
|
|
|
|
#include "qemu/bitops.h"
|
2018-01-16 14:28:15 +01:00
|
|
|
#include "hw/sd/sdhci.h"
|
2019-08-12 07:23:45 +02:00
|
|
|
#include "migration/vmstate.h"
|
2015-10-08 15:21:02 +02:00
|
|
|
#include "sdhci-internal.h"
|
2015-12-15 13:16:16 +01:00
|
|
|
#include "qemu/log.h"
|
2019-05-23 16:35:07 +02:00
|
|
|
#include "qemu/module.h"
|
2018-01-16 14:28:18 +01:00
|
|
|
#include "trace.h"
|
2020-09-03 22:43:22 +02:00
|
|
|
#include "qom/object.h"
|
2013-02-28 19:23:14 +01:00
|
|
|
|
2016-02-18 15:16:18 +01:00
|
|
|
#define TYPE_SDHCI_BUS "sdhci-bus"
|
2020-08-31 23:07:36 +02:00
|
|
|
/* This is reusing the SDBus typedef from SD_BUS */
|
|
|
|
DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS,
|
|
|
|
TYPE_SDHCI_BUS)
|
2016-02-18 15:16:18 +01:00
|
|
|
|
2018-02-08 17:47:56 +01:00
|
|
|
#define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val))
|
|
|
|
|
2018-02-08 17:47:57 +01:00
|
|
|
static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
|
|
|
|
{
|
|
|
|
return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
|
|
|
|
}
|
|
|
|
|
2018-02-08 17:47:58 +01:00
|
|
|
/* return true on error */
|
|
|
|
static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
|
|
|
|
uint8_t freq, Error **errp)
|
|
|
|
{
|
2018-02-08 17:48:05 +01:00
|
|
|
if (s->sd_spec_version >= 3) {
|
|
|
|
return false;
|
|
|
|
}
|
2018-02-08 17:47:58 +01:00
|
|
|
switch (freq) {
|
|
|
|
case 0:
|
|
|
|
case 10 ... 63:
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
error_setg(errp, "SD %s clock frequency can have value"
|
|
|
|
"in range 0-63 only", desc);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sdhci_check_capareg(SDHCIState *s, Error **errp)
|
|
|
|
{
|
|
|
|
uint64_t msk = s->capareg;
|
|
|
|
uint32_t val;
|
|
|
|
bool y;
|
|
|
|
|
|
|
|
switch (s->sd_spec_version) {
|
2018-02-08 17:48:18 +01:00
|
|
|
case 4:
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4);
|
|
|
|
trace_sdhci_capareg("64-bit system bus (v4)", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II);
|
|
|
|
trace_sdhci_capareg("UHS-II", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3);
|
|
|
|
trace_sdhci_capareg("ADMA3", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0);
|
|
|
|
|
|
|
|
/* fallthrough */
|
2018-02-08 17:48:05 +01:00
|
|
|
case 3:
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
|
|
|
|
trace_sdhci_capareg("async interrupt", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
|
|
|
|
if (val) {
|
|
|
|
error_setg(errp, "slot-type not supported");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
trace_sdhci_capareg("slot type", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
|
|
|
|
|
|
|
|
if (val != 2) {
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
|
|
|
|
trace_sdhci_capareg("8-bit bus", val);
|
|
|
|
}
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
|
|
|
|
trace_sdhci_capareg("bus speed mask", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
|
|
|
|
trace_sdhci_capareg("driver strength mask", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
|
|
|
|
trace_sdhci_capareg("timer re-tuning", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
|
|
|
|
trace_sdhci_capareg("use SDR50 tuning", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
|
|
|
|
trace_sdhci_capareg("re-tuning mode", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
|
|
|
|
trace_sdhci_capareg("clock multiplier", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
|
|
|
|
|
|
|
|
/* fallthrough */
|
2018-02-08 17:47:58 +01:00
|
|
|
case 2: /* default version */
|
2018-02-08 17:48:01 +01:00
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
|
|
|
|
trace_sdhci_capareg("ADMA2", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
|
|
|
|
trace_sdhci_capareg("ADMA1", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
|
2018-02-08 17:48:18 +01:00
|
|
|
trace_sdhci_capareg("64-bit system bus (v3)", val);
|
2018-02-08 17:48:01 +01:00
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
|
2018-02-08 17:47:58 +01:00
|
|
|
|
|
|
|
/* fallthrough */
|
|
|
|
case 1:
|
|
|
|
y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
|
|
|
|
trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
|
|
|
|
if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
|
|
|
|
trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
|
|
|
|
if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
|
|
|
|
if (val >= 3) {
|
|
|
|
error_setg(errp, "block size can be 512, 1024 or 2048 only");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
|
|
|
|
trace_sdhci_capareg("high speed", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
|
|
|
|
trace_sdhci_capareg("SDMA", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
|
|
|
|
trace_sdhci_capareg("suspend/resume", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
|
|
|
|
trace_sdhci_capareg("3.3v", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
|
|
|
|
trace_sdhci_capareg("3.0v", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
|
|
|
|
|
|
|
|
val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
|
|
|
|
trace_sdhci_capareg("1.8v", val);
|
|
|
|
msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
|
|
|
|
}
|
|
|
|
if (msk) {
|
|
|
|
qemu_log_mask(LOG_UNIMP,
|
|
|
|
"SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-02-28 19:23:14 +01:00
|
|
|
static uint8_t sdhci_slotint(SDHCIState *s)
|
|
|
|
{
|
|
|
|
return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
|
|
|
|
((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
|
|
|
|
((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
|
|
|
|
}
|
|
|
|
|
2020-09-03 18:48:36 +02:00
|
|
|
/* Return true if IRQ was pending and delivered */
|
|
|
|
static bool sdhci_update_irq(SDHCIState *s)
|
2013-02-28 19:23:14 +01:00
|
|
|
{
|
2020-09-03 18:48:36 +02:00
|
|
|
bool pending = sdhci_slotint(s);
|
|
|
|
|
|
|
|
qemu_set_irq(s->irq, pending);
|
|
|
|
|
|
|
|
return pending;
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static void sdhci_raise_insertion_irq(void *opaque)
|
|
|
|
{
|
|
|
|
SDHCIState *s = (SDHCIState *)opaque;
|
|
|
|
|
|
|
|
if (s->norintsts & SDHC_NIS_REMOVE) {
|
2013-08-21 17:03:08 +02:00
|
|
|
timer_mod(s->insert_timer,
|
|
|
|
qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
|
2013-02-28 19:23:14 +01:00
|
|
|
} else {
|
|
|
|
s->prnsts = 0x1ff0000;
|
|
|
|
if (s->norintstsen & SDHC_NISEN_INSERT) {
|
|
|
|
s->norintsts |= SDHC_NIS_INSERT;
|
|
|
|
}
|
|
|
|
sdhci_update_irq(s);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-02-18 15:16:18 +01:00
|
|
|
static void sdhci_set_inserted(DeviceState *dev, bool level)
|
2013-02-28 19:23:14 +01:00
|
|
|
{
|
2016-02-18 15:16:18 +01:00
|
|
|
SDHCIState *s = (SDHCIState *)dev;
|
2013-02-28 19:23:14 +01:00
|
|
|
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_set_inserted(level ? "insert" : "eject");
|
2013-02-28 19:23:14 +01:00
|
|
|
if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
|
|
|
|
/* Give target some time to notice card ejection */
|
2013-08-21 17:03:08 +02:00
|
|
|
timer_mod(s->insert_timer,
|
|
|
|
qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
|
2013-02-28 19:23:14 +01:00
|
|
|
} else {
|
|
|
|
if (level) {
|
|
|
|
s->prnsts = 0x1ff0000;
|
|
|
|
if (s->norintstsen & SDHC_NISEN_INSERT) {
|
|
|
|
s->norintsts |= SDHC_NIS_INSERT;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
s->prnsts = 0x1fa0000;
|
|
|
|
s->pwrcon &= ~SDHC_POWER_ON;
|
|
|
|
s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
|
|
|
|
if (s->norintstsen & SDHC_NISEN_REMOVE) {
|
|
|
|
s->norintsts |= SDHC_NIS_REMOVE;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
sdhci_update_irq(s);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-02-18 15:16:18 +01:00
|
|
|
static void sdhci_set_readonly(DeviceState *dev, bool level)
|
2013-02-28 19:23:14 +01:00
|
|
|
{
|
2016-02-18 15:16:18 +01:00
|
|
|
SDHCIState *s = (SDHCIState *)dev;
|
2013-02-28 19:23:14 +01:00
|
|
|
|
|
|
|
if (level) {
|
|
|
|
s->prnsts &= ~SDHC_WRITE_PROTECT;
|
|
|
|
} else {
|
|
|
|
/* Write enabled */
|
|
|
|
s->prnsts |= SDHC_WRITE_PROTECT;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sdhci_reset(SDHCIState *s)
|
|
|
|
{
|
2016-02-18 15:16:18 +01:00
|
|
|
DeviceState *dev = DEVICE(s);
|
|
|
|
|
2013-08-21 17:03:08 +02:00
|
|
|
timer_del(s->insert_timer);
|
|
|
|
timer_del(s->transfer_timer);
|
2018-02-08 17:47:55 +01:00
|
|
|
|
|
|
|
/* Set all registers to 0. Capabilities/Version registers are not cleared
|
2013-02-28 19:23:14 +01:00
|
|
|
* and assumed to always preserve their value, given to them during
|
|
|
|
* initialization */
|
|
|
|
memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
|
|
|
|
|
2016-02-25 22:35:29 +01:00
|
|
|
/* Reset other state based on current card insertion/readonly status */
|
|
|
|
sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
|
|
|
|
sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
|
2016-02-18 15:16:18 +01:00
|
|
|
|
2013-02-28 19:23:14 +01:00
|
|
|
s->data_count = 0;
|
|
|
|
s->stopped_state = sdhc_not_stopped;
|
2016-02-25 22:35:30 +01:00
|
|
|
s->pending_insert_state = false;
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
|
2016-03-04 12:30:17 +01:00
|
|
|
static void sdhci_poweron_reset(DeviceState *dev)
|
|
|
|
{
|
|
|
|
/* QOM (ie power-on) reset. This is identical to reset
|
|
|
|
* commanded via device register apart from handling of the
|
|
|
|
* 'pending insert on powerup' quirk.
|
|
|
|
*/
|
|
|
|
SDHCIState *s = (SDHCIState *)dev;
|
|
|
|
|
|
|
|
sdhci_reset(s);
|
|
|
|
|
|
|
|
if (s->pending_insert_quirk) {
|
|
|
|
s->pending_insert_state = true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-12-09 00:10:30 +01:00
|
|
|
static void sdhci_data_transfer(void *opaque);
|
2013-02-28 19:23:14 +01:00
|
|
|
|
|
|
|
static void sdhci_send_command(SDHCIState *s)
|
|
|
|
{
|
|
|
|
SDRequest request;
|
|
|
|
uint8_t response[16];
|
|
|
|
int rlen;
|
2021-03-03 13:26:35 +01:00
|
|
|
bool timeout = false;
|
2013-02-28 19:23:14 +01:00
|
|
|
|
|
|
|
s->errintsts = 0;
|
|
|
|
s->acmd12errsts = 0;
|
|
|
|
request.cmd = s->cmdreg >> 8;
|
|
|
|
request.arg = s->argument;
|
2018-01-16 14:28:18 +01:00
|
|
|
|
|
|
|
trace_sdhci_send_command(request.cmd, request.arg);
|
2016-02-18 15:16:18 +01:00
|
|
|
rlen = sdbus_do_command(&s->sdbus, &request, response);
|
2013-02-28 19:23:14 +01:00
|
|
|
|
|
|
|
if (s->cmdreg & SDHC_CMD_RESPONSE) {
|
|
|
|
if (rlen == 4) {
|
2018-06-29 16:11:20 +02:00
|
|
|
s->rspreg[0] = ldl_be_p(response);
|
2013-02-28 19:23:14 +01:00
|
|
|
s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_response4(s->rspreg[0]);
|
2013-02-28 19:23:14 +01:00
|
|
|
} else if (rlen == 16) {
|
2018-06-29 16:11:20 +02:00
|
|
|
s->rspreg[0] = ldl_be_p(&response[11]);
|
|
|
|
s->rspreg[1] = ldl_be_p(&response[7]);
|
|
|
|
s->rspreg[2] = ldl_be_p(&response[3]);
|
2013-02-28 19:23:14 +01:00
|
|
|
s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
|
|
|
|
response[2];
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
|
|
|
|
s->rspreg[1], s->rspreg[0]);
|
2013-02-28 19:23:14 +01:00
|
|
|
} else {
|
2021-03-03 13:26:35 +01:00
|
|
|
timeout = true;
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_error("timeout waiting for command response");
|
2013-02-28 19:23:14 +01:00
|
|
|
if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
|
|
|
|
s->errintsts |= SDHC_EIS_CMDTIMEOUT;
|
|
|
|
s->norintsts |= SDHC_NIS_ERR;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-02-09 11:40:29 +01:00
|
|
|
if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
|
|
|
|
(s->norintstsen & SDHC_NISEN_TRSCMP) &&
|
2013-02-28 19:23:14 +01:00
|
|
|
(s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
|
|
|
|
s->norintsts |= SDHC_NIS_TRSCMP;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (s->norintstsen & SDHC_NISEN_CMDCMP) {
|
|
|
|
s->norintsts |= SDHC_NIS_CMDCMP;
|
|
|
|
}
|
|
|
|
|
|
|
|
sdhci_update_irq(s);
|
|
|
|
|
2021-03-03 13:26:35 +01:00
|
|
|
if (!timeout && s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
|
2013-06-03 18:17:44 +02:00
|
|
|
s->data_count = 0;
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_data_transfer(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sdhci_end_transfer(SDHCIState *s)
|
|
|
|
{
|
|
|
|
/* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
|
|
|
|
if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
|
|
|
|
SDRequest request;
|
|
|
|
uint8_t response[16];
|
|
|
|
|
|
|
|
request.cmd = 0x0C;
|
|
|
|
request.arg = 0;
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_end_transfer(request.cmd, request.arg);
|
2016-02-18 15:16:18 +01:00
|
|
|
sdbus_do_command(&s->sdbus, &request, response);
|
2013-02-28 19:23:14 +01:00
|
|
|
/* Auto CMD12 response goes to the upper Response register */
|
2018-06-29 16:11:20 +02:00
|
|
|
s->rspreg[3] = ldl_be_p(response);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
|
|
|
|
SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
|
|
|
|
SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
|
|
|
|
|
|
|
|
if (s->norintstsen & SDHC_NISEN_TRSCMP) {
|
|
|
|
s->norintsts |= SDHC_NIS_TRSCMP;
|
|
|
|
}
|
|
|
|
|
|
|
|
sdhci_update_irq(s);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Programmed i/o data transfer
|
|
|
|
*/
|
2018-06-25 14:41:57 +02:00
|
|
|
#define BLOCK_SIZE_MASK (4 * KiB - 1)
|
2013-02-28 19:23:14 +01:00
|
|
|
|
|
|
|
/* Fill host controller's read buffer with BLKSIZE bytes of data from card */
|
|
|
|
static void sdhci_read_block_from_card(SDHCIState *s)
|
|
|
|
{
|
2018-02-08 17:48:07 +01:00
|
|
|
const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
|
2013-02-28 19:23:14 +01:00
|
|
|
|
|
|
|
if ((s->trnmod & SDHC_TRNS_MULTI) &&
|
|
|
|
(s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2020-08-14 11:23:46 +02:00
|
|
|
if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
|
|
|
|
/* Device is not in tuning */
|
|
|
|
sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size);
|
2018-02-08 17:48:07 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
|
2018-03-09 18:09:45 +01:00
|
|
|
/* Device is in tuning */
|
2018-02-08 17:48:07 +01:00
|
|
|
s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
|
|
|
|
s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
|
|
|
|
s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
|
|
|
|
SDHC_DATA_INHIBIT);
|
|
|
|
goto read_done;
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
/* New data now available for READ through Buffer Port Register */
|
|
|
|
s->prnsts |= SDHC_DATA_AVAILABLE;
|
|
|
|
if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
|
|
|
|
s->norintsts |= SDHC_NIS_RBUFRDY;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Clear DAT line active status if that was the last block */
|
|
|
|
if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
|
|
|
|
((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
|
|
|
|
s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* If stop at block gap request was set and it's not the last block of
|
|
|
|
* data - generate Block Event interrupt */
|
|
|
|
if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
|
|
|
|
s->blkcnt != 1) {
|
|
|
|
s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
|
|
|
|
if (s->norintstsen & SDHC_EISEN_BLKGAP) {
|
|
|
|
s->norintsts |= SDHC_EIS_BLKGAP;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-02-08 17:48:07 +01:00
|
|
|
read_done:
|
2013-02-28 19:23:14 +01:00
|
|
|
sdhci_update_irq(s);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Read @size byte of data from host controller @s BUFFER DATA PORT register */
|
|
|
|
static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
|
|
|
|
{
|
|
|
|
uint32_t value = 0;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
/* first check that a valid data exists in host controller input buffer */
|
|
|
|
if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_error("read from empty buffer");
|
2013-02-28 19:23:14 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < size; i++) {
|
|
|
|
value |= s->fifo_buffer[s->data_count] << i * 8;
|
|
|
|
s->data_count++;
|
|
|
|
/* check if we've read all valid data (blksize bytes) from buffer */
|
2018-02-08 17:47:59 +01:00
|
|
|
if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_read_dataport(s->data_count);
|
2013-02-28 19:23:14 +01:00
|
|
|
s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
|
|
|
|
s->data_count = 0; /* next buff read must start at position [0] */
|
|
|
|
|
|
|
|
if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
|
|
|
|
s->blkcnt--;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* if that was the last block of data */
|
|
|
|
if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
|
|
|
|
((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
|
|
|
|
/* stop at gap request */
|
|
|
|
(s->stopped_state == sdhc_gap_read &&
|
|
|
|
!(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_end_transfer(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
} else { /* if there are more data, read next block from card */
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_read_block_from_card(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return value;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Write data from host controller FIFO to card */
|
|
|
|
static void sdhci_write_block_to_card(SDHCIState *s)
|
|
|
|
{
|
|
|
|
if (s->prnsts & SDHC_SPACE_AVAILABLE) {
|
|
|
|
if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
|
|
|
|
s->norintsts |= SDHC_NIS_WBUFRDY;
|
|
|
|
}
|
|
|
|
sdhci_update_irq(s);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
|
|
|
|
if (s->blkcnt == 0) {
|
|
|
|
return;
|
|
|
|
} else {
|
|
|
|
s->blkcnt--;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-08-14 11:23:44 +02:00
|
|
|
sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK);
|
2013-02-28 19:23:14 +01:00
|
|
|
|
|
|
|
/* Next data can be written through BUFFER DATORT register */
|
|
|
|
s->prnsts |= SDHC_SPACE_AVAILABLE;
|
|
|
|
|
|
|
|
/* Finish transfer if that was the last block of data */
|
|
|
|
if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
|
|
|
|
((s->trnmod & SDHC_TRNS_MULTI) &&
|
|
|
|
(s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_end_transfer(s);
|
2013-06-03 18:17:44 +02:00
|
|
|
} else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
|
|
|
|
s->norintsts |= SDHC_NIS_WBUFRDY;
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Generate Block Gap Event if requested and if not the last block */
|
|
|
|
if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
|
|
|
|
s->blkcnt > 0) {
|
|
|
|
s->prnsts &= ~SDHC_DOING_WRITE;
|
|
|
|
if (s->norintstsen & SDHC_EISEN_BLKGAP) {
|
|
|
|
s->norintsts |= SDHC_EIS_BLKGAP;
|
|
|
|
}
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_end_transfer(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
sdhci_update_irq(s);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Write @size bytes of @value data to host controller @s Buffer Data Port
|
|
|
|
* register */
|
|
|
|
static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
|
|
|
|
{
|
|
|
|
unsigned i;
|
|
|
|
|
|
|
|
/* Check that there is free space left in a buffer */
|
|
|
|
if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_error("Can't write to data buffer: buffer full");
|
2013-02-28 19:23:14 +01:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < size; i++) {
|
|
|
|
s->fifo_buffer[s->data_count] = value & 0xFF;
|
|
|
|
s->data_count++;
|
|
|
|
value >>= 8;
|
2018-02-08 17:47:59 +01:00
|
|
|
if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_write_dataport(s->data_count);
|
2013-02-28 19:23:14 +01:00
|
|
|
s->data_count = 0;
|
|
|
|
s->prnsts &= ~SDHC_SPACE_AVAILABLE;
|
|
|
|
if (s->prnsts & SDHC_DOING_WRITE) {
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_write_block_to_card(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Single DMA data transfer
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Multi block SDMA transfer */
|
|
|
|
static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
|
|
|
|
{
|
|
|
|
bool page_aligned = false;
|
2020-08-14 11:23:46 +02:00
|
|
|
unsigned int begin;
|
2018-02-08 17:47:59 +01:00
|
|
|
const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
|
|
|
|
uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
|
2013-02-28 19:23:14 +01:00
|
|
|
uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
|
|
|
|
|
2017-02-28 13:08:14 +01:00
|
|
|
if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
|
|
|
|
qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2013-02-28 19:23:14 +01:00
|
|
|
/* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
|
|
|
|
* possible stop at page boundary if initial address is not page aligned,
|
|
|
|
* allow them to work properly */
|
|
|
|
if ((s->sdmasysad % boundary_chk) == 0) {
|
|
|
|
page_aligned = true;
|
|
|
|
}
|
|
|
|
|
2021-02-16 04:46:52 +01:00
|
|
|
s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
|
2013-02-28 19:23:14 +01:00
|
|
|
if (s->trnmod & SDHC_TRNS_READ) {
|
2021-02-16 04:46:52 +01:00
|
|
|
s->prnsts |= SDHC_DOING_READ;
|
2013-02-28 19:23:14 +01:00
|
|
|
while (s->blkcnt) {
|
|
|
|
if (s->data_count == 0) {
|
2020-08-14 11:23:46 +02:00
|
|
|
sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
begin = s->data_count;
|
|
|
|
if (((boundary_count + begin) < block_size) && page_aligned) {
|
|
|
|
s->data_count = boundary_count + begin;
|
|
|
|
boundary_count = 0;
|
|
|
|
} else {
|
|
|
|
s->data_count = block_size;
|
|
|
|
boundary_count -= block_size - begin;
|
|
|
|
if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
|
|
|
|
s->blkcnt--;
|
|
|
|
}
|
|
|
|
}
|
2018-01-16 14:28:21 +01:00
|
|
|
dma_memory_write(s->dma_as, s->sdmasysad,
|
2013-02-28 19:23:14 +01:00
|
|
|
&s->fifo_buffer[begin], s->data_count - begin);
|
|
|
|
s->sdmasysad += s->data_count - begin;
|
|
|
|
if (s->data_count == block_size) {
|
|
|
|
s->data_count = 0;
|
|
|
|
}
|
|
|
|
if (page_aligned && boundary_count == 0) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} else {
|
2021-02-16 04:46:52 +01:00
|
|
|
s->prnsts |= SDHC_DOING_WRITE;
|
2013-02-28 19:23:14 +01:00
|
|
|
while (s->blkcnt) {
|
|
|
|
begin = s->data_count;
|
|
|
|
if (((boundary_count + begin) < block_size) && page_aligned) {
|
|
|
|
s->data_count = boundary_count + begin;
|
|
|
|
boundary_count = 0;
|
|
|
|
} else {
|
|
|
|
s->data_count = block_size;
|
|
|
|
boundary_count -= block_size - begin;
|
|
|
|
}
|
2018-01-16 14:28:21 +01:00
|
|
|
dma_memory_read(s->dma_as, s->sdmasysad,
|
2017-02-07 19:29:59 +01:00
|
|
|
&s->fifo_buffer[begin], s->data_count - begin);
|
2013-02-28 19:23:14 +01:00
|
|
|
s->sdmasysad += s->data_count - begin;
|
|
|
|
if (s->data_count == block_size) {
|
2020-08-14 11:23:44 +02:00
|
|
|
sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
|
2013-02-28 19:23:14 +01:00
|
|
|
s->data_count = 0;
|
|
|
|
if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
|
|
|
|
s->blkcnt--;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if (page_aligned && boundary_count == 0) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (s->blkcnt == 0) {
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_end_transfer(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
} else {
|
|
|
|
if (s->norintstsen & SDHC_NISEN_DMA) {
|
|
|
|
s->norintsts |= SDHC_NIS_DMA;
|
|
|
|
}
|
|
|
|
sdhci_update_irq(s);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* single block SDMA transfer */
|
|
|
|
static void sdhci_sdma_transfer_single_block(SDHCIState *s)
|
|
|
|
{
|
2018-02-08 17:47:59 +01:00
|
|
|
uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
|
2013-02-28 19:23:14 +01:00
|
|
|
|
|
|
|
if (s->trnmod & SDHC_TRNS_READ) {
|
2020-08-14 11:23:46 +02:00
|
|
|
sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt);
|
2018-01-16 14:28:21 +01:00
|
|
|
dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
|
2013-02-28 19:23:14 +01:00
|
|
|
} else {
|
2018-01-16 14:28:21 +01:00
|
|
|
dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
|
2020-08-14 11:23:44 +02:00
|
|
|
sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
2017-02-28 13:08:15 +01:00
|
|
|
s->blkcnt--;
|
2013-02-28 19:23:14 +01:00
|
|
|
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_end_transfer(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
typedef struct ADMADescr {
|
|
|
|
hwaddr addr;
|
|
|
|
uint16_t length;
|
|
|
|
uint8_t attr;
|
|
|
|
uint8_t incr;
|
|
|
|
} ADMADescr;
|
|
|
|
|
|
|
|
static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
|
|
|
|
{
|
|
|
|
uint32_t adma1 = 0;
|
|
|
|
uint64_t adma2 = 0;
|
|
|
|
hwaddr entry_addr = (hwaddr)s->admasysaddr;
|
2018-02-08 17:48:06 +01:00
|
|
|
switch (SDHC_DMA_TYPE(s->hostctl1)) {
|
2013-02-28 19:23:14 +01:00
|
|
|
case SDHC_CTRL_ADMA2_32:
|
2020-02-20 10:39:00 +01:00
|
|
|
dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2));
|
2013-02-28 19:23:14 +01:00
|
|
|
adma2 = le64_to_cpu(adma2);
|
|
|
|
/* The spec does not specify endianness of descriptor table.
|
|
|
|
* We currently assume that it is LE.
|
|
|
|
*/
|
|
|
|
dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
|
|
|
|
dscr->length = (uint16_t)extract64(adma2, 16, 16);
|
|
|
|
dscr->attr = (uint8_t)extract64(adma2, 0, 7);
|
|
|
|
dscr->incr = 8;
|
|
|
|
break;
|
|
|
|
case SDHC_CTRL_ADMA1_32:
|
2020-02-20 10:39:00 +01:00
|
|
|
dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1));
|
2013-02-28 19:23:14 +01:00
|
|
|
adma1 = le32_to_cpu(adma1);
|
|
|
|
dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
|
|
|
|
dscr->attr = (uint8_t)extract32(adma1, 0, 7);
|
|
|
|
dscr->incr = 4;
|
|
|
|
if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
|
|
|
|
dscr->length = (uint16_t)extract32(adma1, 12, 16);
|
|
|
|
} else {
|
2018-06-25 14:42:28 +02:00
|
|
|
dscr->length = 4 * KiB;
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case SDHC_CTRL_ADMA2_64:
|
2020-02-20 10:39:00 +01:00
|
|
|
dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1);
|
|
|
|
dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2);
|
2013-02-28 19:23:14 +01:00
|
|
|
dscr->length = le16_to_cpu(dscr->length);
|
2020-02-20 10:39:00 +01:00
|
|
|
dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8);
|
2018-02-08 17:48:00 +01:00
|
|
|
dscr->addr = le64_to_cpu(dscr->addr);
|
|
|
|
dscr->attr &= (uint8_t) ~0xC0;
|
2013-02-28 19:23:14 +01:00
|
|
|
dscr->incr = 12;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Advanced DMA data transfer */
|
|
|
|
|
|
|
|
static void sdhci_do_adma(SDHCIState *s)
|
|
|
|
{
|
2020-08-14 11:23:46 +02:00
|
|
|
unsigned int begin, length;
|
2018-02-08 17:47:59 +01:00
|
|
|
const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
|
2018-01-16 14:28:18 +01:00
|
|
|
ADMADescr dscr = {};
|
2013-02-28 19:23:14 +01:00
|
|
|
int i;
|
|
|
|
|
2020-09-03 18:05:41 +02:00
|
|
|
if (s->trnmod & SDHC_TRNS_BLK_CNT_EN && !s->blkcnt) {
|
|
|
|
/* Stop Multiple Transfer */
|
|
|
|
sdhci_end_transfer(s);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2013-02-28 19:23:14 +01:00
|
|
|
for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
|
|
|
|
s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
|
|
|
|
|
|
|
|
get_adma_description(s, &dscr);
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
|
2013-02-28 19:23:14 +01:00
|
|
|
|
|
|
|
if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
|
|
|
|
/* Indicate that error occurred in ST_FDS state */
|
|
|
|
s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
|
|
|
|
s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
|
|
|
|
|
|
|
|
/* Generate ADMA error interrupt */
|
|
|
|
if (s->errintstsen & SDHC_EISEN_ADMAERR) {
|
|
|
|
s->errintsts |= SDHC_EIS_ADMAERR;
|
|
|
|
s->norintsts |= SDHC_NIS_ERR;
|
|
|
|
}
|
|
|
|
|
|
|
|
sdhci_update_irq(s);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2018-06-25 14:42:28 +02:00
|
|
|
length = dscr.length ? dscr.length : 64 * KiB;
|
2013-02-28 19:23:14 +01:00
|
|
|
|
|
|
|
switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
|
|
|
|
case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */
|
2021-03-03 13:26:37 +01:00
|
|
|
s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
|
2013-02-28 19:23:14 +01:00
|
|
|
if (s->trnmod & SDHC_TRNS_READ) {
|
2021-03-03 13:26:37 +01:00
|
|
|
s->prnsts |= SDHC_DOING_READ;
|
2013-02-28 19:23:14 +01:00
|
|
|
while (length) {
|
|
|
|
if (s->data_count == 0) {
|
2020-08-14 11:23:46 +02:00
|
|
|
sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
begin = s->data_count;
|
|
|
|
if ((length + begin) < block_size) {
|
|
|
|
s->data_count = length + begin;
|
|
|
|
length = 0;
|
|
|
|
} else {
|
|
|
|
s->data_count = block_size;
|
|
|
|
length -= block_size - begin;
|
|
|
|
}
|
2018-01-16 14:28:21 +01:00
|
|
|
dma_memory_write(s->dma_as, dscr.addr,
|
2013-02-28 19:23:14 +01:00
|
|
|
&s->fifo_buffer[begin],
|
|
|
|
s->data_count - begin);
|
|
|
|
dscr.addr += s->data_count - begin;
|
|
|
|
if (s->data_count == block_size) {
|
|
|
|
s->data_count = 0;
|
|
|
|
if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
|
|
|
|
s->blkcnt--;
|
|
|
|
if (s->blkcnt == 0) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} else {
|
2021-03-03 13:26:37 +01:00
|
|
|
s->prnsts |= SDHC_DOING_WRITE;
|
2013-02-28 19:23:14 +01:00
|
|
|
while (length) {
|
|
|
|
begin = s->data_count;
|
|
|
|
if ((length + begin) < block_size) {
|
|
|
|
s->data_count = length + begin;
|
|
|
|
length = 0;
|
|
|
|
} else {
|
|
|
|
s->data_count = block_size;
|
|
|
|
length -= block_size - begin;
|
|
|
|
}
|
2018-01-16 14:28:21 +01:00
|
|
|
dma_memory_read(s->dma_as, dscr.addr,
|
2014-08-04 15:41:54 +02:00
|
|
|
&s->fifo_buffer[begin],
|
|
|
|
s->data_count - begin);
|
2013-02-28 19:23:14 +01:00
|
|
|
dscr.addr += s->data_count - begin;
|
|
|
|
if (s->data_count == block_size) {
|
2020-08-14 11:23:44 +02:00
|
|
|
sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
|
2013-02-28 19:23:14 +01:00
|
|
|
s->data_count = 0;
|
|
|
|
if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
|
|
|
|
s->blkcnt--;
|
|
|
|
if (s->blkcnt == 0) {
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
s->admasysaddr += dscr.incr;
|
|
|
|
break;
|
|
|
|
case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */
|
|
|
|
s->admasysaddr = dscr.addr;
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_adma("link", s->admasysaddr);
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
s->admasysaddr += dscr.incr;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2013-06-03 18:17:45 +02:00
|
|
|
if (dscr.attr & SDHC_ADMA_ATTR_INT) {
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_adma("interrupt", s->admasysaddr);
|
2013-06-03 18:17:45 +02:00
|
|
|
if (s->norintstsen & SDHC_NISEN_DMA) {
|
|
|
|
s->norintsts |= SDHC_NIS_DMA;
|
|
|
|
}
|
|
|
|
|
2020-09-03 17:31:04 +02:00
|
|
|
if (sdhci_update_irq(s) && !(dscr.attr & SDHC_ADMA_ATTR_END)) {
|
|
|
|
/* IRQ delivered, reschedule current transfer */
|
|
|
|
break;
|
|
|
|
}
|
2013-06-03 18:17:45 +02:00
|
|
|
}
|
|
|
|
|
2013-02-28 19:23:14 +01:00
|
|
|
/* ADMA transfer terminates if blkcnt == 0 or by END attribute */
|
|
|
|
if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
|
|
|
|
(s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_adma_transfer_completed();
|
2013-02-28 19:23:14 +01:00
|
|
|
if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
|
|
|
|
(s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
|
|
|
|
s->blkcnt != 0)) {
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_error("SD/MMC host ADMA length mismatch");
|
2013-02-28 19:23:14 +01:00
|
|
|
s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
|
|
|
|
SDHC_ADMAERR_STATE_ST_TFR;
|
|
|
|
if (s->errintstsen & SDHC_EISEN_ADMAERR) {
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_error("Set ADMA error flag");
|
2013-02-28 19:23:14 +01:00
|
|
|
s->errintsts |= SDHC_EIS_ADMAERR;
|
|
|
|
s->norintsts |= SDHC_NIS_ERR;
|
|
|
|
}
|
|
|
|
|
|
|
|
sdhci_update_irq(s);
|
|
|
|
}
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_end_transfer(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
}
|
|
|
|
|
2013-03-18 18:20:07 +01:00
|
|
|
/* we have unfinished business - reschedule to continue ADMA */
|
2013-08-21 17:03:08 +02:00
|
|
|
timer_mod(s->transfer_timer,
|
|
|
|
qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Perform data transfer according to controller configuration */
|
|
|
|
|
2014-12-09 00:10:30 +01:00
|
|
|
static void sdhci_data_transfer(void *opaque)
|
2013-02-28 19:23:14 +01:00
|
|
|
{
|
2014-12-09 00:10:30 +01:00
|
|
|
SDHCIState *s = (SDHCIState *)opaque;
|
2013-02-28 19:23:14 +01:00
|
|
|
|
|
|
|
if (s->trnmod & SDHC_TRNS_DMA) {
|
2018-02-08 17:48:06 +01:00
|
|
|
switch (SDHC_DMA_TYPE(s->hostctl1)) {
|
2013-02-28 19:23:14 +01:00
|
|
|
case SDHC_CTRL_SDMA:
|
|
|
|
if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_sdma_transfer_single_block(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
} else {
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_sdma_transfer_multi_blocks(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
break;
|
|
|
|
case SDHC_CTRL_ADMA1_32:
|
2018-02-08 17:48:01 +01:00
|
|
|
if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_error("ADMA1 not supported");
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_do_adma(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
case SDHC_CTRL_ADMA2_32:
|
2018-02-08 17:48:01 +01:00
|
|
|
if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_error("ADMA2 not supported");
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_do_adma(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
case SDHC_CTRL_ADMA2_64:
|
2018-02-08 17:48:01 +01:00
|
|
|
if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
|
|
|
|
!(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_error("64 bit ADMA not supported");
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_do_adma(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
default:
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_error("Unsupported DMA type");
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
} else {
|
2016-02-18 15:16:18 +01:00
|
|
|
if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
|
2013-02-28 19:23:14 +01:00
|
|
|
s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
|
|
|
|
SDHC_DAT_LINE_ACTIVE;
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_read_block_from_card(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
} else {
|
|
|
|
s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
|
|
|
|
SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_write_block_to_card(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool sdhci_can_issue_command(SDHCIState *s)
|
|
|
|
{
|
2015-12-21 23:47:47 +01:00
|
|
|
if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
|
2013-02-28 19:23:14 +01:00
|
|
|
(((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
|
|
|
|
((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
|
|
|
|
((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
|
|
|
|
!(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* The Buffer Data Port register must be accessed in sequential and
|
|
|
|
* continuous manner */
|
|
|
|
static inline bool
|
|
|
|
sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
|
|
|
|
{
|
|
|
|
if ((s->data_count & 0x3) != byte_num) {
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_error("Non-sequential access to Buffer Data Port register"
|
|
|
|
"is prohibited\n");
|
2013-02-28 19:23:14 +01:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2020-09-03 19:00:04 +02:00
|
|
|
static void sdhci_resume_pending_transfer(SDHCIState *s)
|
|
|
|
{
|
|
|
|
timer_del(s->transfer_timer);
|
|
|
|
sdhci_data_transfer(s);
|
|
|
|
}
|
|
|
|
|
2014-12-09 00:10:30 +01:00
|
|
|
static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
|
2013-02-28 19:23:14 +01:00
|
|
|
{
|
2014-12-09 00:10:30 +01:00
|
|
|
SDHCIState *s = (SDHCIState *)opaque;
|
2013-02-28 19:23:14 +01:00
|
|
|
uint32_t ret = 0;
|
|
|
|
|
2020-09-03 19:00:04 +02:00
|
|
|
if (timer_pending(s->transfer_timer)) {
|
|
|
|
sdhci_resume_pending_transfer(s);
|
|
|
|
}
|
|
|
|
|
2013-02-28 19:23:14 +01:00
|
|
|
switch (offset & ~0x3) {
|
|
|
|
case SDHC_SYSAD:
|
|
|
|
ret = s->sdmasysad;
|
|
|
|
break;
|
|
|
|
case SDHC_BLKSIZE:
|
|
|
|
ret = s->blksize | (s->blkcnt << 16);
|
|
|
|
break;
|
|
|
|
case SDHC_ARGUMENT:
|
|
|
|
ret = s->argument;
|
|
|
|
break;
|
|
|
|
case SDHC_TRNMOD:
|
|
|
|
ret = s->trnmod | (s->cmdreg << 16);
|
|
|
|
break;
|
|
|
|
case SDHC_RSPREG0 ... SDHC_RSPREG3:
|
|
|
|
ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
|
|
|
|
break;
|
|
|
|
case SDHC_BDATA:
|
|
|
|
if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
|
2014-12-09 00:10:30 +01:00
|
|
|
ret = sdhci_read_dataport(s, size);
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
|
2013-02-28 19:23:14 +01:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case SDHC_PRNSTS:
|
|
|
|
ret = s->prnsts;
|
2018-02-08 17:48:10 +01:00
|
|
|
ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL,
|
|
|
|
sdbus_get_dat_lines(&s->sdbus));
|
|
|
|
ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL,
|
|
|
|
sdbus_get_cmd_line(&s->sdbus));
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
case SDHC_HOSTCTL:
|
2018-02-08 17:48:06 +01:00
|
|
|
ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
|
2013-02-28 19:23:14 +01:00
|
|
|
(s->wakcon << 24);
|
|
|
|
break;
|
|
|
|
case SDHC_CLKCON:
|
|
|
|
ret = s->clkcon | (s->timeoutcon << 16);
|
|
|
|
break;
|
|
|
|
case SDHC_NORINTSTS:
|
|
|
|
ret = s->norintsts | (s->errintsts << 16);
|
|
|
|
break;
|
|
|
|
case SDHC_NORINTSTSEN:
|
|
|
|
ret = s->norintstsen | (s->errintstsen << 16);
|
|
|
|
break;
|
|
|
|
case SDHC_NORINTSIGEN:
|
|
|
|
ret = s->norintsigen | (s->errintsigen << 16);
|
|
|
|
break;
|
|
|
|
case SDHC_ACMD12ERRSTS:
|
2018-02-08 17:48:07 +01:00
|
|
|
ret = s->acmd12errsts | (s->hostctl2 << 16);
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
2018-01-16 14:28:19 +01:00
|
|
|
case SDHC_CAPAB:
|
2018-01-16 14:28:20 +01:00
|
|
|
ret = (uint32_t)s->capareg;
|
|
|
|
break;
|
|
|
|
case SDHC_CAPAB + 4:
|
|
|
|
ret = (uint32_t)(s->capareg >> 32);
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
case SDHC_MAXCURR:
|
2018-01-16 14:28:20 +01:00
|
|
|
ret = (uint32_t)s->maxcurr;
|
|
|
|
break;
|
|
|
|
case SDHC_MAXCURR + 4:
|
|
|
|
ret = (uint32_t)(s->maxcurr >> 32);
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
case SDHC_ADMAERR:
|
|
|
|
ret = s->admaerr;
|
|
|
|
break;
|
|
|
|
case SDHC_ADMASYSADDR:
|
|
|
|
ret = (uint32_t)s->admasysaddr;
|
|
|
|
break;
|
|
|
|
case SDHC_ADMASYSADDR + 4:
|
|
|
|
ret = (uint32_t)(s->admasysaddr >> 32);
|
|
|
|
break;
|
|
|
|
case SDHC_SLOT_INT_STATUS:
|
2018-02-08 17:47:55 +01:00
|
|
|
ret = (s->version << 16) | sdhci_slotint(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
default:
|
2018-01-16 14:28:18 +01:00
|
|
|
qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
|
|
|
|
"not implemented\n", size, offset);
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret >>= (offset & 0x3) * 8;
|
|
|
|
ret &= (1ULL << (size * 8)) - 1;
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
|
2013-02-28 19:23:14 +01:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
|
|
|
|
{
|
|
|
|
if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
|
|
|
|
|
|
|
|
if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
|
|
|
|
(s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
|
|
|
|
if (s->stopped_state == sdhc_gap_read) {
|
|
|
|
s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_read_block_from_card(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
} else {
|
|
|
|
s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_write_block_to_card(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
s->stopped_state = sdhc_not_stopped;
|
|
|
|
} else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
|
|
|
|
if (s->prnsts & SDHC_DOING_READ) {
|
|
|
|
s->stopped_state = sdhc_gap_read;
|
|
|
|
} else if (s->prnsts & SDHC_DOING_WRITE) {
|
|
|
|
s->stopped_state = sdhc_gap_write;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
|
|
|
|
{
|
|
|
|
switch (value) {
|
|
|
|
case SDHC_RESET_ALL:
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_reset(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
case SDHC_RESET_CMD:
|
|
|
|
s->prnsts &= ~SDHC_CMD_INHIBIT;
|
|
|
|
s->norintsts &= ~SDHC_NIS_CMDCMP;
|
|
|
|
break;
|
|
|
|
case SDHC_RESET_DATA:
|
|
|
|
s->data_count = 0;
|
|
|
|
s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
|
|
|
|
SDHC_DOING_READ | SDHC_DOING_WRITE |
|
|
|
|
SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
|
|
|
|
s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
|
|
|
|
s->stopped_state = sdhc_not_stopped;
|
|
|
|
s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
|
|
|
|
SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
|
2013-02-28 19:23:14 +01:00
|
|
|
{
|
2014-12-09 00:10:30 +01:00
|
|
|
SDHCIState *s = (SDHCIState *)opaque;
|
2013-02-28 19:23:14 +01:00
|
|
|
unsigned shift = 8 * (offset & 0x3);
|
|
|
|
uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
|
2014-12-09 00:10:30 +01:00
|
|
|
uint32_t value = val;
|
2013-02-28 19:23:14 +01:00
|
|
|
value <<= shift;
|
|
|
|
|
2020-09-03 19:00:04 +02:00
|
|
|
if (timer_pending(s->transfer_timer)) {
|
|
|
|
sdhci_resume_pending_transfer(s);
|
|
|
|
}
|
|
|
|
|
2013-02-28 19:23:14 +01:00
|
|
|
switch (offset & ~0x3) {
|
|
|
|
case SDHC_SYSAD:
|
2021-03-03 13:26:36 +01:00
|
|
|
if (!TRANSFERRING_DATA(s->prnsts)) {
|
|
|
|
s->sdmasysad = (s->sdmasysad & mask) | value;
|
|
|
|
MASKED_WRITE(s->sdmasysad, mask, value);
|
|
|
|
/* Writing to last byte of sdmasysad might trigger transfer */
|
|
|
|
if (!(mask & 0xFF000000) && s->blkcnt && s->blksize &&
|
|
|
|
SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
|
|
|
|
if (s->trnmod & SDHC_TRNS_MULTI) {
|
|
|
|
sdhci_sdma_transfer_multi_blocks(s);
|
|
|
|
} else {
|
|
|
|
sdhci_sdma_transfer_single_block(s);
|
|
|
|
}
|
2017-02-28 13:08:14 +01:00
|
|
|
}
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case SDHC_BLKSIZE:
|
|
|
|
if (!TRANSFERRING_DATA(s->prnsts)) {
|
2021-03-03 13:26:39 +01:00
|
|
|
uint16_t blksize = s->blksize;
|
|
|
|
|
2020-09-01 15:22:06 +02:00
|
|
|
MASKED_WRITE(s->blksize, mask, extract32(value, 0, 12));
|
2013-02-28 19:23:14 +01:00
|
|
|
MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
|
2015-10-06 19:40:41 +02:00
|
|
|
|
2021-03-03 13:26:38 +01:00
|
|
|
/* Limit block size to the maximum buffer size */
|
|
|
|
if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
|
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than "
|
|
|
|
"the maximum buffer 0x%x\n", __func__, s->blksize,
|
|
|
|
s->buf_maxsz);
|
2015-10-06 19:40:41 +02:00
|
|
|
|
2021-03-03 13:26:38 +01:00
|
|
|
s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
|
|
|
|
}
|
2021-03-03 13:26:39 +01:00
|
|
|
|
|
|
|
/*
|
|
|
|
* If the block size is programmed to a different value from
|
|
|
|
* the previous one, reset the data pointer of s->fifo_buffer[]
|
|
|
|
* so that s->fifo_buffer[] can be filled in using the new block
|
|
|
|
* size in the next transfer.
|
|
|
|
*/
|
|
|
|
if (blksize != s->blksize) {
|
|
|
|
s->data_count = 0;
|
|
|
|
}
|
2015-10-06 19:40:41 +02:00
|
|
|
}
|
|
|
|
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
case SDHC_ARGUMENT:
|
|
|
|
MASKED_WRITE(s->argument, mask, value);
|
|
|
|
break;
|
|
|
|
case SDHC_TRNMOD:
|
|
|
|
/* DMA can be enabled only if it is supported as indicated by
|
|
|
|
* capabilities register */
|
2018-02-08 17:47:58 +01:00
|
|
|
if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
|
2013-02-28 19:23:14 +01:00
|
|
|
value &= ~SDHC_TRNS_DMA;
|
|
|
|
}
|
2018-01-16 14:28:19 +01:00
|
|
|
MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
|
2013-02-28 19:23:14 +01:00
|
|
|
MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
|
|
|
|
|
|
|
|
/* Writing to the upper byte of CMDREG triggers SD command generation */
|
2014-12-09 00:10:30 +01:00
|
|
|
if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_send_command(s);
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
case SDHC_BDATA:
|
|
|
|
if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
|
2014-12-09 00:10:30 +01:00
|
|
|
sdhci_write_dataport(s, value >> shift, size);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case SDHC_HOSTCTL:
|
|
|
|
if (!(mask & 0xFF0000)) {
|
|
|
|
sdhci_blkgap_write(s, value >> 16);
|
|
|
|
}
|
2018-02-08 17:48:06 +01:00
|
|
|
MASKED_WRITE(s->hostctl1, mask, value);
|
2013-02-28 19:23:14 +01:00
|
|
|
MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
|
|
|
|
MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
|
|
|
|
if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
|
|
|
|
!(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
|
|
|
|
s->pwrcon &= ~SDHC_POWER_ON;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case SDHC_CLKCON:
|
|
|
|
if (!(mask & 0xFF000000)) {
|
|
|
|
sdhci_reset_write(s, value >> 24);
|
|
|
|
}
|
|
|
|
MASKED_WRITE(s->clkcon, mask, value);
|
|
|
|
MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
|
|
|
|
if (s->clkcon & SDHC_CLOCK_INT_EN) {
|
|
|
|
s->clkcon |= SDHC_CLOCK_INT_STABLE;
|
|
|
|
} else {
|
|
|
|
s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case SDHC_NORINTSTS:
|
|
|
|
if (s->norintstsen & SDHC_NISEN_CARDINT) {
|
|
|
|
value &= ~SDHC_NIS_CARDINT;
|
|
|
|
}
|
|
|
|
s->norintsts &= mask | ~value;
|
|
|
|
s->errintsts &= (mask >> 16) | ~(value >> 16);
|
|
|
|
if (s->errintsts) {
|
|
|
|
s->norintsts |= SDHC_NIS_ERR;
|
|
|
|
} else {
|
|
|
|
s->norintsts &= ~SDHC_NIS_ERR;
|
|
|
|
}
|
|
|
|
sdhci_update_irq(s);
|
|
|
|
break;
|
|
|
|
case SDHC_NORINTSTSEN:
|
|
|
|
MASKED_WRITE(s->norintstsen, mask, value);
|
|
|
|
MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
|
|
|
|
s->norintsts &= s->norintstsen;
|
|
|
|
s->errintsts &= s->errintstsen;
|
|
|
|
if (s->errintsts) {
|
|
|
|
s->norintsts |= SDHC_NIS_ERR;
|
|
|
|
} else {
|
|
|
|
s->norintsts &= ~SDHC_NIS_ERR;
|
|
|
|
}
|
2016-02-25 22:35:30 +01:00
|
|
|
/* Quirk for Raspberry Pi: pending card insert interrupt
|
|
|
|
* appears when first enabled after power on */
|
|
|
|
if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
|
|
|
|
assert(s->pending_insert_quirk);
|
|
|
|
s->norintsts |= SDHC_NIS_INSERT;
|
|
|
|
s->pending_insert_state = false;
|
|
|
|
}
|
2013-02-28 19:23:14 +01:00
|
|
|
sdhci_update_irq(s);
|
|
|
|
break;
|
|
|
|
case SDHC_NORINTSIGEN:
|
|
|
|
MASKED_WRITE(s->norintsigen, mask, value);
|
|
|
|
MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
|
|
|
|
sdhci_update_irq(s);
|
|
|
|
break;
|
|
|
|
case SDHC_ADMAERR:
|
|
|
|
MASKED_WRITE(s->admaerr, mask, value);
|
|
|
|
break;
|
|
|
|
case SDHC_ADMASYSADDR:
|
|
|
|
s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
|
|
|
|
(uint64_t)mask)) | (uint64_t)value;
|
|
|
|
break;
|
|
|
|
case SDHC_ADMASYSADDR + 4:
|
|
|
|
s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
|
|
|
|
((uint64_t)mask << 32))) | ((uint64_t)value << 32);
|
|
|
|
break;
|
|
|
|
case SDHC_FEAER:
|
|
|
|
s->acmd12errsts |= value;
|
|
|
|
s->errintsts |= (value >> 16) & s->errintstsen;
|
|
|
|
if (s->acmd12errsts) {
|
|
|
|
s->errintsts |= SDHC_EIS_CMD12ERR;
|
|
|
|
}
|
|
|
|
if (s->errintsts) {
|
|
|
|
s->norintsts |= SDHC_NIS_ERR;
|
|
|
|
}
|
|
|
|
sdhci_update_irq(s);
|
|
|
|
break;
|
2018-01-16 14:28:20 +01:00
|
|
|
case SDHC_ACMD12ERRSTS:
|
2018-02-08 17:48:09 +01:00
|
|
|
MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
|
|
|
|
if (s->uhs_mode >= UHS_I) {
|
|
|
|
MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
|
|
|
|
|
|
|
|
if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
|
|
|
|
sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
|
|
|
|
} else {
|
|
|
|
sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
|
|
|
|
}
|
|
|
|
}
|
2018-01-16 14:28:20 +01:00
|
|
|
break;
|
2018-01-16 14:28:20 +01:00
|
|
|
|
|
|
|
case SDHC_CAPAB:
|
|
|
|
case SDHC_CAPAB + 4:
|
|
|
|
case SDHC_MAXCURR:
|
|
|
|
case SDHC_MAXCURR + 4:
|
|
|
|
qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
|
|
|
|
" <- 0x%08x read-only\n", size, offset, value >> shift);
|
|
|
|
break;
|
|
|
|
|
2013-02-28 19:23:14 +01:00
|
|
|
default:
|
2018-01-16 14:28:18 +01:00
|
|
|
qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
|
|
|
|
"not implemented\n", size, offset, value >> shift);
|
2013-02-28 19:23:14 +01:00
|
|
|
break;
|
|
|
|
}
|
2018-01-16 14:28:18 +01:00
|
|
|
trace_sdhci_access("wr", size << 3, offset, "<-",
|
|
|
|
value >> shift, value >> shift);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps sdhci_mmio_ops = {
|
2014-12-09 00:10:30 +01:00
|
|
|
.read = sdhci_read,
|
|
|
|
.write = sdhci_write,
|
2013-02-28 19:23:14 +01:00
|
|
|
.valid = {
|
|
|
|
.min_access_size = 1,
|
|
|
|
.max_access_size = 4,
|
|
|
|
.unaligned = false
|
|
|
|
},
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
|
|
};
|
|
|
|
|
2018-02-08 17:47:55 +01:00
|
|
|
static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
|
|
|
|
{
|
2020-07-07 18:50:32 +02:00
|
|
|
ERRP_GUARD();
|
2018-02-08 17:47:58 +01:00
|
|
|
|
2018-02-08 17:48:05 +01:00
|
|
|
switch (s->sd_spec_version) {
|
|
|
|
case 2 ... 3:
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
error_setg(errp, "Only Spec v2/v3 are supported");
|
2018-02-08 17:47:55 +01:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
|
2018-02-08 17:47:58 +01:00
|
|
|
|
2020-07-07 18:50:32 +02:00
|
|
|
sdhci_check_capareg(s, errp);
|
|
|
|
if (*errp) {
|
2018-02-08 17:47:58 +01:00
|
|
|
return;
|
|
|
|
}
|
2018-02-08 17:47:55 +01:00
|
|
|
}
|
|
|
|
|
2018-01-16 14:28:16 +01:00
|
|
|
/* --- qdev common --- */
|
|
|
|
|
2019-02-20 12:19:14 +01:00
|
|
|
void sdhci_initfn(SDHCIState *s)
|
2013-02-28 19:23:14 +01:00
|
|
|
{
|
2016-02-18 15:16:18 +01:00
|
|
|
qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
|
|
|
|
TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
|
2013-02-28 19:23:14 +01:00
|
|
|
|
2013-08-21 17:03:08 +02:00
|
|
|
s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
|
2014-12-09 00:10:30 +01:00
|
|
|
s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
|
2018-02-09 11:40:29 +01:00
|
|
|
|
|
|
|
s->io_ops = &sdhci_mmio_ops;
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
|
2019-02-20 12:19:14 +01:00
|
|
|
void sdhci_uninitfn(SDHCIState *s)
|
2013-02-28 19:23:14 +01:00
|
|
|
{
|
2013-08-21 17:03:08 +02:00
|
|
|
timer_free(s->insert_timer);
|
|
|
|
timer_free(s->transfer_timer);
|
2013-02-28 19:23:14 +01:00
|
|
|
|
2015-08-26 14:02:53 +02:00
|
|
|
g_free(s->fifo_buffer);
|
|
|
|
s->fifo_buffer = NULL;
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
|
2019-02-20 12:19:14 +01:00
|
|
|
void sdhci_common_realize(SDHCIState *s, Error **errp)
|
2018-01-16 14:28:17 +01:00
|
|
|
{
|
2020-07-07 18:50:32 +02:00
|
|
|
ERRP_GUARD();
|
2018-02-08 17:47:55 +01:00
|
|
|
|
2020-07-07 18:50:32 +02:00
|
|
|
sdhci_init_readonly_registers(s, errp);
|
|
|
|
if (*errp) {
|
2018-02-08 17:47:55 +01:00
|
|
|
return;
|
|
|
|
}
|
2018-01-16 14:28:17 +01:00
|
|
|
s->buf_maxsz = sdhci_get_fifolen(s);
|
|
|
|
s->fifo_buffer = g_malloc0(s->buf_maxsz);
|
|
|
|
|
2018-12-14 14:30:54 +01:00
|
|
|
memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
|
2018-01-16 14:28:17 +01:00
|
|
|
SDHC_REGISTERS_MAP_SIZE);
|
|
|
|
}
|
|
|
|
|
qdev: Unrealize must not fail
Devices may have component devices and buses.
Device realization may fail. Realization is recursive: a device's
realize() method realizes its components, and device_set_realized()
realizes its buses (which should in turn realize the devices on that
bus, except bus_set_realized() doesn't implement that, yet).
When realization of a component or bus fails, we need to roll back:
unrealize everything we realized so far. If any of these unrealizes
failed, the device would be left in an inconsistent state. Must not
happen.
device_set_realized() lets it happen: it ignores errors in the roll
back code starting at label child_realize_fail.
Since realization is recursive, unrealization must be recursive, too.
But how could a partly failed unrealize be rolled back? We'd have to
re-realize, which can fail. This design is fundamentally broken.
device_set_realized() does not roll back at all. Instead, it keeps
unrealizing, ignoring further errors.
It can screw up even for a device with no buses: if the lone
dc->unrealize() fails, it still unregisters vmstate, and calls
listeners' unrealize() callback.
bus_set_realized() does not roll back either. Instead, it stops
unrealizing.
Fortunately, no unrealize method can fail, as we'll see below.
To fix the design error, drop parameter @errp from all the unrealize
methods.
Any unrealize method that uses @errp now needs an update. This leads
us to unrealize() methods that can fail. Merely passing it to another
unrealize method cannot cause failure, though. Here are the ones that
do other things with @errp:
* virtio_serial_device_unrealize()
Fails when qbus_set_hotplug_handler() fails, but still does all the
other work. On failure, the device would stay realized with its
resources completely gone. Oops. Can't happen, because
qbus_set_hotplug_handler() can't actually fail here. Pass
&error_abort to qbus_set_hotplug_handler() instead.
* hw/ppc/spapr_drc.c's unrealize()
Fails when object_property_del() fails, but all the other work is
already done. On failure, the device would stay realized with its
vmstate registration gone. Oops. Can't happen, because
object_property_del() can't actually fail here. Pass &error_abort
to object_property_del() instead.
* spapr_phb_unrealize()
Fails and bails out when remove_drcs() fails, but other work is
already done. On failure, the device would stay realized with some
of its resources gone. Oops. remove_drcs() fails only when
chassis_from_bus()'s object_property_get_uint() fails, and it can't
here. Pass &error_abort to remove_drcs() instead.
Therefore, no unrealize method can fail before this patch.
device_set_realized()'s recursive unrealization via bus uses
object_property_set_bool(). Can't drop @errp there, so pass
&error_abort.
We similarly unrealize with object_property_set_bool() elsewhere,
always ignoring errors. Pass &error_abort instead.
Several unrealize methods no longer handle errors from other unrealize
methods: virtio_9p_device_unrealize(),
virtio_input_device_unrealize(), scsi_qdev_unrealize(), ...
Much of the deleted error handling looks wrong anyway.
One unrealize methods no longer ignore such errors:
usb_ehci_pci_exit().
Several realize methods no longer ignore errors when rolling back:
v9fs_device_realize_common(), pci_qdev_unrealize(),
spapr_phb_realize(), usb_qdev_realize(), vfio_ccw_realize(),
virtio_device_realize().
Signed-off-by: Markus Armbruster <armbru@redhat.com>
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
Reviewed-by: Paolo Bonzini <pbonzini@redhat.com>
Message-Id: <20200505152926.18877-17-armbru@redhat.com>
2020-05-05 17:29:24 +02:00
|
|
|
void sdhci_common_unrealize(SDHCIState *s)
|
2018-01-16 14:28:17 +01:00
|
|
|
{
|
|
|
|
/* This function is expected to be called only once for each class:
|
|
|
|
* - SysBus: via DeviceClass->unrealize(),
|
|
|
|
* - PCI: via PCIDeviceClass->exit().
|
|
|
|
* However to avoid double-free and/or use-after-free we still nullify
|
|
|
|
* this variable (better safe than sorry!). */
|
|
|
|
g_free(s->fifo_buffer);
|
|
|
|
s->fifo_buffer = NULL;
|
|
|
|
}
|
|
|
|
|
2016-02-25 22:35:30 +01:00
|
|
|
static bool sdhci_pending_insert_vmstate_needed(void *opaque)
|
|
|
|
{
|
|
|
|
SDHCIState *s = opaque;
|
|
|
|
|
|
|
|
return s->pending_insert_state;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const VMStateDescription sdhci_pending_insert_vmstate = {
|
|
|
|
.name = "sdhci/pending-insert",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
|
|
|
.needed = sdhci_pending_insert_vmstate_needed,
|
|
|
|
.fields = (VMStateField[]) {
|
|
|
|
VMSTATE_BOOL(pending_insert_state, SDHCIState),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2013-02-28 19:23:14 +01:00
|
|
|
const VMStateDescription sdhci_vmstate = {
|
|
|
|
.name = "sdhci",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
2014-04-16 16:01:33 +02:00
|
|
|
.fields = (VMStateField[]) {
|
2013-02-28 19:23:14 +01:00
|
|
|
VMSTATE_UINT32(sdmasysad, SDHCIState),
|
|
|
|
VMSTATE_UINT16(blksize, SDHCIState),
|
|
|
|
VMSTATE_UINT16(blkcnt, SDHCIState),
|
|
|
|
VMSTATE_UINT32(argument, SDHCIState),
|
|
|
|
VMSTATE_UINT16(trnmod, SDHCIState),
|
|
|
|
VMSTATE_UINT16(cmdreg, SDHCIState),
|
|
|
|
VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
|
|
|
|
VMSTATE_UINT32(prnsts, SDHCIState),
|
2018-02-08 17:48:06 +01:00
|
|
|
VMSTATE_UINT8(hostctl1, SDHCIState),
|
2013-02-28 19:23:14 +01:00
|
|
|
VMSTATE_UINT8(pwrcon, SDHCIState),
|
|
|
|
VMSTATE_UINT8(blkgap, SDHCIState),
|
|
|
|
VMSTATE_UINT8(wakcon, SDHCIState),
|
|
|
|
VMSTATE_UINT16(clkcon, SDHCIState),
|
|
|
|
VMSTATE_UINT8(timeoutcon, SDHCIState),
|
|
|
|
VMSTATE_UINT8(admaerr, SDHCIState),
|
|
|
|
VMSTATE_UINT16(norintsts, SDHCIState),
|
|
|
|
VMSTATE_UINT16(errintsts, SDHCIState),
|
|
|
|
VMSTATE_UINT16(norintstsen, SDHCIState),
|
|
|
|
VMSTATE_UINT16(errintstsen, SDHCIState),
|
|
|
|
VMSTATE_UINT16(norintsigen, SDHCIState),
|
|
|
|
VMSTATE_UINT16(errintsigen, SDHCIState),
|
|
|
|
VMSTATE_UINT16(acmd12errsts, SDHCIState),
|
|
|
|
VMSTATE_UINT16(data_count, SDHCIState),
|
|
|
|
VMSTATE_UINT64(admasysaddr, SDHCIState),
|
|
|
|
VMSTATE_UINT8(stopped_state, SDHCIState),
|
2017-02-03 18:52:17 +01:00
|
|
|
VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
|
2015-01-08 10:18:59 +01:00
|
|
|
VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
|
|
|
|
VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
|
2013-02-28 19:23:14 +01:00
|
|
|
VMSTATE_END_OF_LIST()
|
2016-02-25 22:35:30 +01:00
|
|
|
},
|
|
|
|
.subsections = (const VMStateDescription*[]) {
|
|
|
|
&sdhci_pending_insert_vmstate,
|
|
|
|
NULL
|
|
|
|
},
|
2013-02-28 19:23:14 +01:00
|
|
|
};
|
|
|
|
|
2019-02-20 12:19:14 +01:00
|
|
|
void sdhci_common_class_init(ObjectClass *klass, void *data)
|
2018-01-16 14:28:16 +01:00
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
|
|
|
|
dc->vmsd = &sdhci_vmstate;
|
|
|
|
dc->reset = sdhci_poweron_reset;
|
|
|
|
}
|
|
|
|
|
2018-01-16 14:28:16 +01:00
|
|
|
/* --- qdev SysBus --- */
|
|
|
|
|
2015-08-17 21:20:33 +02:00
|
|
|
static Property sdhci_sysbus_properties[] = {
|
2018-01-16 14:28:16 +01:00
|
|
|
DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
|
2016-02-25 22:35:30 +01:00
|
|
|
DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
|
|
|
|
false),
|
2018-01-16 14:28:21 +01:00
|
|
|
DEFINE_PROP_LINK("dma", SDHCIState,
|
|
|
|
dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
|
2015-08-17 21:20:33 +02:00
|
|
|
DEFINE_PROP_END_OF_LIST(),
|
|
|
|
};
|
|
|
|
|
2014-12-09 00:10:31 +01:00
|
|
|
static void sdhci_sysbus_init(Object *obj)
|
|
|
|
{
|
|
|
|
SDHCIState *s = SYSBUS_SDHCI(obj);
|
2015-08-17 21:20:33 +02:00
|
|
|
|
2016-02-18 15:16:18 +01:00
|
|
|
sdhci_initfn(s);
|
2014-12-09 00:10:31 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static void sdhci_sysbus_finalize(Object *obj)
|
|
|
|
{
|
|
|
|
SDHCIState *s = SYSBUS_SDHCI(obj);
|
2018-01-16 14:28:21 +01:00
|
|
|
|
|
|
|
if (s->dma_mr) {
|
|
|
|
object_unparent(OBJECT(s->dma_mr));
|
|
|
|
}
|
|
|
|
|
2014-12-09 00:10:31 +01:00
|
|
|
sdhci_uninitfn(s);
|
|
|
|
}
|
|
|
|
|
2019-12-05 18:46:29 +01:00
|
|
|
static void sdhci_sysbus_realize(DeviceState *dev, Error **errp)
|
2013-02-28 19:23:14 +01:00
|
|
|
{
|
2020-07-07 18:50:32 +02:00
|
|
|
ERRP_GUARD();
|
2014-12-09 00:10:31 +01:00
|
|
|
SDHCIState *s = SYSBUS_SDHCI(dev);
|
2013-02-28 19:23:14 +01:00
|
|
|
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
|
|
|
|
|
2020-07-07 18:50:32 +02:00
|
|
|
sdhci_common_realize(s, errp);
|
|
|
|
if (*errp) {
|
2018-01-16 14:28:17 +01:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2018-01-16 14:28:21 +01:00
|
|
|
if (s->dma_mr) {
|
sdhci: fix a NULL pointer dereference due to uninitialized AddresSpace object
missed in 60765b6ceeb4.
Thread 1 "qemu-system-aarch64" received signal SIGSEGV, Segmentation fault.
address_space_init (as=0x0, root=0x55555726e410, name=name@entry=0x555555e3f0a7 "sdhci-dma") at memory.c:3050
3050 as->root = root;
(gdb) bt
#0 address_space_init (as=0x0, root=0x55555726e410, name=name@entry=0x555555e3f0a7 "sdhci-dma") at memory.c:3050
#1 0x0000555555af62c3 in sdhci_sysbus_realize (dev=<optimized out>, errp=0x7fff7f931150) at hw/sd/sdhci.c:1564
#2 0x00005555558b25e5 in zynqmp_sdhci_realize (dev=0x555557051520, errp=0x7fff7f931150) at hw/sd/zynqmp-sdhci.c:151
#3 0x0000555555a2e7f3 in device_set_realized (obj=0x555557051520, value=<optimized out>, errp=0x7fff7f931270) at hw/core/qdev.c:966
#4 0x0000555555ba3f74 in property_set_bool (obj=0x555557051520, v=<optimized out>, name=<optimized out>, opaque=0x555556e04a20,
errp=0x7fff7f931270) at qom/object.c:1906
#5 0x0000555555ba51f4 in object_property_set (obj=obj@entry=0x555557051520, v=v@entry=0x5555576dbd60,
name=name@entry=0x555555dd6306 "realized", errp=errp@entry=0x7fff7f931270) at qom/object.c:1102
Suggested-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
Message-id: 20180123132051.24448-1-f4bug@amsat.org
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
2018-01-25 12:45:30 +01:00
|
|
|
s->dma_as = &s->sysbus_dma_as;
|
2018-01-16 14:28:21 +01:00
|
|
|
address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
|
|
|
|
} else {
|
|
|
|
/* use system_memory() if property "dma" not set */
|
|
|
|
s->dma_as = &address_space_memory;
|
|
|
|
}
|
2018-01-16 14:28:21 +01:00
|
|
|
|
2013-02-28 19:23:14 +01:00
|
|
|
sysbus_init_irq(sbd, &s->irq);
|
2018-02-09 11:40:29 +01:00
|
|
|
|
2013-02-28 19:23:14 +01:00
|
|
|
sysbus_init_mmio(sbd, &s->iomem);
|
|
|
|
}
|
|
|
|
|
qdev: Unrealize must not fail
Devices may have component devices and buses.
Device realization may fail. Realization is recursive: a device's
realize() method realizes its components, and device_set_realized()
realizes its buses (which should in turn realize the devices on that
bus, except bus_set_realized() doesn't implement that, yet).
When realization of a component or bus fails, we need to roll back:
unrealize everything we realized so far. If any of these unrealizes
failed, the device would be left in an inconsistent state. Must not
happen.
device_set_realized() lets it happen: it ignores errors in the roll
back code starting at label child_realize_fail.
Since realization is recursive, unrealization must be recursive, too.
But how could a partly failed unrealize be rolled back? We'd have to
re-realize, which can fail. This design is fundamentally broken.
device_set_realized() does not roll back at all. Instead, it keeps
unrealizing, ignoring further errors.
It can screw up even for a device with no buses: if the lone
dc->unrealize() fails, it still unregisters vmstate, and calls
listeners' unrealize() callback.
bus_set_realized() does not roll back either. Instead, it stops
unrealizing.
Fortunately, no unrealize method can fail, as we'll see below.
To fix the design error, drop parameter @errp from all the unrealize
methods.
Any unrealize method that uses @errp now needs an update. This leads
us to unrealize() methods that can fail. Merely passing it to another
unrealize method cannot cause failure, though. Here are the ones that
do other things with @errp:
* virtio_serial_device_unrealize()
Fails when qbus_set_hotplug_handler() fails, but still does all the
other work. On failure, the device would stay realized with its
resources completely gone. Oops. Can't happen, because
qbus_set_hotplug_handler() can't actually fail here. Pass
&error_abort to qbus_set_hotplug_handler() instead.
* hw/ppc/spapr_drc.c's unrealize()
Fails when object_property_del() fails, but all the other work is
already done. On failure, the device would stay realized with its
vmstate registration gone. Oops. Can't happen, because
object_property_del() can't actually fail here. Pass &error_abort
to object_property_del() instead.
* spapr_phb_unrealize()
Fails and bails out when remove_drcs() fails, but other work is
already done. On failure, the device would stay realized with some
of its resources gone. Oops. remove_drcs() fails only when
chassis_from_bus()'s object_property_get_uint() fails, and it can't
here. Pass &error_abort to remove_drcs() instead.
Therefore, no unrealize method can fail before this patch.
device_set_realized()'s recursive unrealization via bus uses
object_property_set_bool(). Can't drop @errp there, so pass
&error_abort.
We similarly unrealize with object_property_set_bool() elsewhere,
always ignoring errors. Pass &error_abort instead.
Several unrealize methods no longer handle errors from other unrealize
methods: virtio_9p_device_unrealize(),
virtio_input_device_unrealize(), scsi_qdev_unrealize(), ...
Much of the deleted error handling looks wrong anyway.
One unrealize methods no longer ignore such errors:
usb_ehci_pci_exit().
Several realize methods no longer ignore errors when rolling back:
v9fs_device_realize_common(), pci_qdev_unrealize(),
spapr_phb_realize(), usb_qdev_realize(), vfio_ccw_realize(),
virtio_device_realize().
Signed-off-by: Markus Armbruster <armbru@redhat.com>
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
Reviewed-by: Paolo Bonzini <pbonzini@redhat.com>
Message-Id: <20200505152926.18877-17-armbru@redhat.com>
2020-05-05 17:29:24 +02:00
|
|
|
static void sdhci_sysbus_unrealize(DeviceState *dev)
|
2018-01-16 14:28:17 +01:00
|
|
|
{
|
|
|
|
SDHCIState *s = SYSBUS_SDHCI(dev);
|
|
|
|
|
qdev: Unrealize must not fail
Devices may have component devices and buses.
Device realization may fail. Realization is recursive: a device's
realize() method realizes its components, and device_set_realized()
realizes its buses (which should in turn realize the devices on that
bus, except bus_set_realized() doesn't implement that, yet).
When realization of a component or bus fails, we need to roll back:
unrealize everything we realized so far. If any of these unrealizes
failed, the device would be left in an inconsistent state. Must not
happen.
device_set_realized() lets it happen: it ignores errors in the roll
back code starting at label child_realize_fail.
Since realization is recursive, unrealization must be recursive, too.
But how could a partly failed unrealize be rolled back? We'd have to
re-realize, which can fail. This design is fundamentally broken.
device_set_realized() does not roll back at all. Instead, it keeps
unrealizing, ignoring further errors.
It can screw up even for a device with no buses: if the lone
dc->unrealize() fails, it still unregisters vmstate, and calls
listeners' unrealize() callback.
bus_set_realized() does not roll back either. Instead, it stops
unrealizing.
Fortunately, no unrealize method can fail, as we'll see below.
To fix the design error, drop parameter @errp from all the unrealize
methods.
Any unrealize method that uses @errp now needs an update. This leads
us to unrealize() methods that can fail. Merely passing it to another
unrealize method cannot cause failure, though. Here are the ones that
do other things with @errp:
* virtio_serial_device_unrealize()
Fails when qbus_set_hotplug_handler() fails, but still does all the
other work. On failure, the device would stay realized with its
resources completely gone. Oops. Can't happen, because
qbus_set_hotplug_handler() can't actually fail here. Pass
&error_abort to qbus_set_hotplug_handler() instead.
* hw/ppc/spapr_drc.c's unrealize()
Fails when object_property_del() fails, but all the other work is
already done. On failure, the device would stay realized with its
vmstate registration gone. Oops. Can't happen, because
object_property_del() can't actually fail here. Pass &error_abort
to object_property_del() instead.
* spapr_phb_unrealize()
Fails and bails out when remove_drcs() fails, but other work is
already done. On failure, the device would stay realized with some
of its resources gone. Oops. remove_drcs() fails only when
chassis_from_bus()'s object_property_get_uint() fails, and it can't
here. Pass &error_abort to remove_drcs() instead.
Therefore, no unrealize method can fail before this patch.
device_set_realized()'s recursive unrealization via bus uses
object_property_set_bool(). Can't drop @errp there, so pass
&error_abort.
We similarly unrealize with object_property_set_bool() elsewhere,
always ignoring errors. Pass &error_abort instead.
Several unrealize methods no longer handle errors from other unrealize
methods: virtio_9p_device_unrealize(),
virtio_input_device_unrealize(), scsi_qdev_unrealize(), ...
Much of the deleted error handling looks wrong anyway.
One unrealize methods no longer ignore such errors:
usb_ehci_pci_exit().
Several realize methods no longer ignore errors when rolling back:
v9fs_device_realize_common(), pci_qdev_unrealize(),
spapr_phb_realize(), usb_qdev_realize(), vfio_ccw_realize(),
virtio_device_realize().
Signed-off-by: Markus Armbruster <armbru@redhat.com>
Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com>
Reviewed-by: Paolo Bonzini <pbonzini@redhat.com>
Message-Id: <20200505152926.18877-17-armbru@redhat.com>
2020-05-05 17:29:24 +02:00
|
|
|
sdhci_common_unrealize(s);
|
2018-01-16 14:28:21 +01:00
|
|
|
|
|
|
|
if (s->dma_mr) {
|
|
|
|
address_space_destroy(s->dma_as);
|
|
|
|
}
|
2018-01-16 14:28:17 +01:00
|
|
|
}
|
|
|
|
|
2014-12-09 00:10:31 +01:00
|
|
|
static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
|
2013-02-28 19:23:14 +01:00
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
|
2020-01-10 16:30:32 +01:00
|
|
|
device_class_set_props(dc, sdhci_sysbus_properties);
|
2014-12-09 00:10:31 +01:00
|
|
|
dc->realize = sdhci_sysbus_realize;
|
2018-01-16 14:28:17 +01:00
|
|
|
dc->unrealize = sdhci_sysbus_unrealize;
|
2018-01-16 14:28:16 +01:00
|
|
|
|
|
|
|
sdhci_common_class_init(klass, data);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
|
2014-12-09 00:10:31 +01:00
|
|
|
static const TypeInfo sdhci_sysbus_info = {
|
|
|
|
.name = TYPE_SYSBUS_SDHCI,
|
2013-02-28 19:23:14 +01:00
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(SDHCIState),
|
2014-12-09 00:10:31 +01:00
|
|
|
.instance_init = sdhci_sysbus_init,
|
|
|
|
.instance_finalize = sdhci_sysbus_finalize,
|
|
|
|
.class_init = sdhci_sysbus_class_init,
|
2013-02-28 19:23:14 +01:00
|
|
|
};
|
|
|
|
|
2018-01-16 14:28:16 +01:00
|
|
|
/* --- qdev bus master --- */
|
|
|
|
|
2016-02-18 15:16:18 +01:00
|
|
|
static void sdhci_bus_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
SDBusClass *sbc = SD_BUS_CLASS(klass);
|
|
|
|
|
|
|
|
sbc->set_inserted = sdhci_set_inserted;
|
|
|
|
sbc->set_readonly = sdhci_set_readonly;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo sdhci_bus_info = {
|
|
|
|
.name = TYPE_SDHCI_BUS,
|
|
|
|
.parent = TYPE_SD_BUS,
|
|
|
|
.instance_size = sizeof(SDBus),
|
|
|
|
.class_init = sdhci_bus_class_init,
|
|
|
|
};
|
|
|
|
|
2019-10-22 17:50:37 +02:00
|
|
|
/* --- qdev i.MX eSDHC --- */
|
|
|
|
|
2018-02-09 11:40:29 +01:00
|
|
|
static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
|
|
|
|
{
|
|
|
|
SDHCIState *s = SYSBUS_SDHCI(opaque);
|
|
|
|
uint32_t ret;
|
2018-02-08 17:48:06 +01:00
|
|
|
uint16_t hostctl1;
|
2018-02-09 11:40:29 +01:00
|
|
|
|
|
|
|
switch (offset) {
|
|
|
|
default:
|
|
|
|
return sdhci_read(opaque, offset, size);
|
|
|
|
|
|
|
|
case SDHC_HOSTCTL:
|
|
|
|
/*
|
|
|
|
* For a detailed explanation on the following bit
|
|
|
|
* manipulation code see comments in a similar part of
|
|
|
|
* usdhc_write()
|
|
|
|
*/
|
2018-02-08 17:48:06 +01:00
|
|
|
hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
|
2018-02-09 11:40:29 +01:00
|
|
|
|
2018-02-08 17:48:06 +01:00
|
|
|
if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
|
|
|
|
hostctl1 |= ESDHC_CTRL_8BITBUS;
|
2018-02-09 11:40:29 +01:00
|
|
|
}
|
|
|
|
|
2018-02-08 17:48:06 +01:00
|
|
|
if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
|
|
|
|
hostctl1 |= ESDHC_CTRL_4BITBUS;
|
2018-02-09 11:40:29 +01:00
|
|
|
}
|
|
|
|
|
2018-02-08 17:48:06 +01:00
|
|
|
ret = hostctl1;
|
2018-02-09 11:40:29 +01:00
|
|
|
ret |= (uint32_t)s->blkgap << 16;
|
|
|
|
ret |= (uint32_t)s->wakcon << 24;
|
|
|
|
|
|
|
|
break;
|
|
|
|
|
2018-08-20 12:24:32 +02:00
|
|
|
case SDHC_PRNSTS:
|
|
|
|
/* Add SDSTB (SD Clock Stable) bit to PRNSTS */
|
|
|
|
ret = sdhci_read(opaque, offset, size) & ~ESDHC_PRNSTS_SDSTB;
|
|
|
|
if (s->clkcon & SDHC_CLOCK_INT_STABLE) {
|
|
|
|
ret |= ESDHC_PRNSTS_SDSTB;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
2020-06-16 11:32:29 +02:00
|
|
|
case ESDHC_VENDOR_SPEC:
|
|
|
|
ret = s->vendor_spec;
|
|
|
|
break;
|
2018-02-09 11:40:29 +01:00
|
|
|
case ESDHC_DLL_CTRL:
|
|
|
|
case ESDHC_TUNE_CTRL_STATUS:
|
|
|
|
case ESDHC_UNDOCUMENTED_REG27:
|
|
|
|
case ESDHC_TUNING_CTRL:
|
|
|
|
case ESDHC_MIX_CTRL:
|
|
|
|
case ESDHC_WTMK_LVL:
|
|
|
|
ret = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
|
|
|
|
{
|
|
|
|
SDHCIState *s = SYSBUS_SDHCI(opaque);
|
2018-02-08 17:48:06 +01:00
|
|
|
uint8_t hostctl1;
|
2018-02-09 11:40:29 +01:00
|
|
|
uint32_t value = (uint32_t)val;
|
|
|
|
|
|
|
|
switch (offset) {
|
|
|
|
case ESDHC_DLL_CTRL:
|
|
|
|
case ESDHC_TUNE_CTRL_STATUS:
|
|
|
|
case ESDHC_UNDOCUMENTED_REG27:
|
|
|
|
case ESDHC_TUNING_CTRL:
|
|
|
|
case ESDHC_WTMK_LVL:
|
2020-06-16 11:32:29 +02:00
|
|
|
break;
|
|
|
|
|
2018-02-09 11:40:29 +01:00
|
|
|
case ESDHC_VENDOR_SPEC:
|
2020-06-16 11:32:29 +02:00
|
|
|
s->vendor_spec = value;
|
|
|
|
switch (s->vendor) {
|
|
|
|
case SDHCI_VENDOR_IMX:
|
|
|
|
if (value & ESDHC_IMX_FRC_SDCLK_ON) {
|
|
|
|
s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF;
|
|
|
|
} else {
|
|
|
|
s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
2018-02-09 11:40:29 +01:00
|
|
|
break;
|
|
|
|
|
|
|
|
case SDHC_HOSTCTL:
|
|
|
|
/*
|
|
|
|
* Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
|
|
|
|
*
|
|
|
|
* 7 6 5 4 3 2 1 0
|
|
|
|
* |-----------+--------+--------+-----------+----------+---------|
|
|
|
|
* | Card | Card | Endian | DATA3 | Data | Led |
|
|
|
|
* | Detect | Detect | Mode | as Card | Transfer | Control |
|
|
|
|
* | Signal | Test | | Detection | Width | |
|
|
|
|
* | Selection | Level | | Pin | | |
|
|
|
|
* |-----------+--------+--------+-----------+----------+---------|
|
|
|
|
*
|
|
|
|
* and 0x29
|
|
|
|
*
|
|
|
|
* 15 10 9 8
|
|
|
|
* |----------+------|
|
|
|
|
* | Reserved | DMA |
|
|
|
|
* | | Sel. |
|
|
|
|
* | | |
|
|
|
|
* |----------+------|
|
|
|
|
*
|
|
|
|
* and here's what SDCHI spec expects those offsets to be:
|
|
|
|
*
|
|
|
|
* 0x28 (Host Control Register)
|
|
|
|
*
|
|
|
|
* 7 6 5 4 3 2 1 0
|
|
|
|
* |--------+--------+----------+------+--------+----------+---------|
|
|
|
|
* | Card | Card | Extended | DMA | High | Data | LED |
|
|
|
|
* | Detect | Detect | Data | Sel. | Speed | Transfer | Control |
|
|
|
|
* | Signal | Test | Transfer | | Enable | Width | |
|
|
|
|
* | Sel. | Level | Width | | | | |
|
|
|
|
* |--------+--------+----------+------+--------+----------+---------|
|
|
|
|
*
|
|
|
|
* and 0x29 (Power Control Register)
|
|
|
|
*
|
|
|
|
* |----------------------------------|
|
|
|
|
* | Power Control Register |
|
|
|
|
* | |
|
|
|
|
* | Description omitted, |
|
|
|
|
* | since it has no analog in ESDHCI |
|
|
|
|
* | |
|
|
|
|
* |----------------------------------|
|
|
|
|
*
|
|
|
|
* Since offsets 0x2A and 0x2B should be compatible between
|
|
|
|
* both IP specs we only need to reconcile least 16-bit of the
|
|
|
|
* word we've been given.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* First, save bits 7 6 and 0 since they are identical
|
|
|
|
*/
|
2018-02-08 17:48:06 +01:00
|
|
|
hostctl1 = value & (SDHC_CTRL_LED |
|
|
|
|
SDHC_CTRL_CDTEST_INS |
|
|
|
|
SDHC_CTRL_CDTEST_EN);
|
2018-02-09 11:40:29 +01:00
|
|
|
/*
|
|
|
|
* Second, split "Data Transfer Width" from bits 2 and 1 in to
|
|
|
|
* bits 5 and 1
|
|
|
|
*/
|
|
|
|
if (value & ESDHC_CTRL_8BITBUS) {
|
2018-02-08 17:48:06 +01:00
|
|
|
hostctl1 |= SDHC_CTRL_8BITBUS;
|
2018-02-09 11:40:29 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
if (value & ESDHC_CTRL_4BITBUS) {
|
2018-02-08 17:48:06 +01:00
|
|
|
hostctl1 |= ESDHC_CTRL_4BITBUS;
|
2018-02-09 11:40:29 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Third, move DMA select from bits 9 and 8 to bits 4 and 3
|
|
|
|
*/
|
2018-02-08 17:48:06 +01:00
|
|
|
hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
|
2018-02-09 11:40:29 +01:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Now place the corrected value into low 16-bit of the value
|
|
|
|
* we are going to give standard SDHCI write function
|
|
|
|
*
|
|
|
|
* NOTE: This transformation should be the inverse of what can
|
|
|
|
* be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
|
|
|
|
* kernel
|
|
|
|
*/
|
|
|
|
value &= ~UINT16_MAX;
|
2018-02-08 17:48:06 +01:00
|
|
|
value |= hostctl1;
|
2018-02-09 11:40:29 +01:00
|
|
|
value |= (uint16_t)s->pwrcon << 8;
|
|
|
|
|
|
|
|
sdhci_write(opaque, offset, value, size);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case ESDHC_MIX_CTRL:
|
|
|
|
/*
|
|
|
|
* So, when SD/MMC stack in Linux tries to write to "Transfer
|
|
|
|
* Mode Register", ESDHC i.MX quirk code will translate it
|
|
|
|
* into a write to ESDHC_MIX_CTRL, so we do the opposite in
|
|
|
|
* order to get where we started
|
|
|
|
*
|
|
|
|
* Note that Auto CMD23 Enable bit is located in a wrong place
|
|
|
|
* on i.MX, but since it is not used by QEMU we do not care.
|
|
|
|
*
|
|
|
|
* We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
|
|
|
|
* here becuase it will result in a call to
|
|
|
|
* sdhci_send_command(s) which we don't want.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
s->trnmod = value & UINT16_MAX;
|
|
|
|
break;
|
|
|
|
case SDHC_TRNMOD:
|
|
|
|
/*
|
|
|
|
* Similar to above, but this time a write to "Command
|
|
|
|
* Register" will be translated into a 4-byte write to
|
|
|
|
* "Transfer Mode register" where lower 16-bit of value would
|
|
|
|
* be set to zero. So what we do is fill those bits with
|
|
|
|
* cached value from s->trnmod and let the SDHCI
|
|
|
|
* infrastructure handle the rest
|
|
|
|
*/
|
|
|
|
sdhci_write(opaque, offset, val | s->trnmod, size);
|
|
|
|
break;
|
|
|
|
case SDHC_BLKSIZE:
|
|
|
|
/*
|
|
|
|
* ESDHCI does not implement "Host SDMA Buffer Boundary", and
|
|
|
|
* Linux driver will try to zero this field out which will
|
|
|
|
* break the rest of SDHCI emulation.
|
|
|
|
*
|
|
|
|
* Linux defaults to maximum possible setting (512K boundary)
|
|
|
|
* and it seems to be the only option that i.MX IP implements,
|
|
|
|
* so we artificially set it to that value.
|
|
|
|
*/
|
|
|
|
val |= 0x7 << 12;
|
|
|
|
/* FALLTHROUGH */
|
|
|
|
default:
|
|
|
|
sdhci_write(opaque, offset, val, size);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps usdhc_mmio_ops = {
|
|
|
|
.read = usdhc_read,
|
|
|
|
.write = usdhc_write,
|
|
|
|
.valid = {
|
|
|
|
.min_access_size = 1,
|
|
|
|
.max_access_size = 4,
|
|
|
|
.unaligned = false
|
|
|
|
},
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void imx_usdhc_init(Object *obj)
|
|
|
|
{
|
|
|
|
SDHCIState *s = SYSBUS_SDHCI(obj);
|
|
|
|
|
|
|
|
s->io_ops = &usdhc_mmio_ops;
|
|
|
|
s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo imx_usdhc_info = {
|
|
|
|
.name = TYPE_IMX_USDHC,
|
|
|
|
.parent = TYPE_SYSBUS_SDHCI,
|
|
|
|
.instance_init = imx_usdhc_init,
|
|
|
|
};
|
|
|
|
|
2019-10-22 17:50:37 +02:00
|
|
|
/* --- qdev Samsung s3c --- */
|
|
|
|
|
|
|
|
#define S3C_SDHCI_CONTROL2 0x80
|
|
|
|
#define S3C_SDHCI_CONTROL3 0x84
|
|
|
|
#define S3C_SDHCI_CONTROL4 0x8c
|
|
|
|
|
|
|
|
static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
|
|
|
|
{
|
|
|
|
uint64_t ret;
|
|
|
|
|
|
|
|
switch (offset) {
|
|
|
|
case S3C_SDHCI_CONTROL2:
|
|
|
|
case S3C_SDHCI_CONTROL3:
|
|
|
|
case S3C_SDHCI_CONTROL4:
|
|
|
|
/* ignore */
|
|
|
|
ret = 0;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
ret = sdhci_read(opaque, offset, size);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
|
|
|
|
unsigned size)
|
|
|
|
{
|
|
|
|
switch (offset) {
|
|
|
|
case S3C_SDHCI_CONTROL2:
|
|
|
|
case S3C_SDHCI_CONTROL3:
|
|
|
|
case S3C_SDHCI_CONTROL4:
|
|
|
|
/* ignore */
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
sdhci_write(opaque, offset, val, size);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps sdhci_s3c_mmio_ops = {
|
|
|
|
.read = sdhci_s3c_read,
|
|
|
|
.write = sdhci_s3c_write,
|
|
|
|
.valid = {
|
|
|
|
.min_access_size = 1,
|
|
|
|
.max_access_size = 4,
|
|
|
|
.unaligned = false
|
|
|
|
},
|
|
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void sdhci_s3c_init(Object *obj)
|
|
|
|
{
|
|
|
|
SDHCIState *s = SYSBUS_SDHCI(obj);
|
|
|
|
|
|
|
|
s->io_ops = &sdhci_s3c_mmio_ops;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const TypeInfo sdhci_s3c_info = {
|
|
|
|
.name = TYPE_S3C_SDHCI ,
|
|
|
|
.parent = TYPE_SYSBUS_SDHCI,
|
|
|
|
.instance_init = sdhci_s3c_init,
|
|
|
|
};
|
|
|
|
|
2013-02-28 19:23:14 +01:00
|
|
|
static void sdhci_register_types(void)
|
|
|
|
{
|
2014-12-09 00:10:31 +01:00
|
|
|
type_register_static(&sdhci_sysbus_info);
|
2016-02-18 15:16:18 +01:00
|
|
|
type_register_static(&sdhci_bus_info);
|
2018-02-09 11:40:29 +01:00
|
|
|
type_register_static(&imx_usdhc_info);
|
2019-10-22 17:50:37 +02:00
|
|
|
type_register_static(&sdhci_s3c_info);
|
2013-02-28 19:23:14 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
type_init(sdhci_register_types)
|