2007-09-16 23:08:06 +02:00
|
|
|
/*
|
2006-04-28 01:15:07 +02:00
|
|
|
* ARM Versatile Platform/Application Baseboard System emulation.
|
2006-04-09 03:32:52 +02:00
|
|
|
*
|
2007-04-06 18:49:48 +02:00
|
|
|
* Copyright (c) 2005-2007 CodeSourcery.
|
2006-04-09 03:32:52 +02:00
|
|
|
* Written by Paul Brook
|
|
|
|
*
|
2011-06-26 04:21:35 +02:00
|
|
|
* This code is licensed under the GPL.
|
2006-04-09 03:32:52 +02:00
|
|
|
*/
|
|
|
|
|
2009-05-14 23:35:07 +02:00
|
|
|
#include "sysbus.h"
|
2007-11-17 18:14:51 +01:00
|
|
|
#include "arm-misc.h"
|
|
|
|
#include "devices.h"
|
2012-10-24 08:43:34 +02:00
|
|
|
#include "net/net.h"
|
2012-12-17 18:20:04 +01:00
|
|
|
#include "sysemu/sysemu.h"
|
2012-12-12 13:24:50 +01:00
|
|
|
#include "pci/pci.h"
|
2012-04-20 17:38:52 +02:00
|
|
|
#include "i2c.h"
|
2007-11-17 18:14:51 +01:00
|
|
|
#include "boards.h"
|
2012-12-17 18:20:04 +01:00
|
|
|
#include "sysemu/blockdev.h"
|
2012-12-17 18:19:49 +01:00
|
|
|
#include "exec/address-spaces.h"
|
2012-04-16 07:02:47 +02:00
|
|
|
#include "flash.h"
|
|
|
|
|
|
|
|
#define VERSATILE_FLASH_ADDR 0x34000000
|
|
|
|
#define VERSATILE_FLASH_SIZE (64 * 1024 * 1024)
|
|
|
|
#define VERSATILE_FLASH_SECT_SIZE (256 * 1024)
|
2006-04-09 03:32:52 +02:00
|
|
|
|
|
|
|
/* Primary interrupt controller. */
|
|
|
|
|
|
|
|
typedef struct vpb_sic_state
|
|
|
|
{
|
2009-05-14 23:35:07 +02:00
|
|
|
SysBusDevice busdev;
|
2011-10-05 18:41:32 +02:00
|
|
|
MemoryRegion iomem;
|
2006-04-09 03:32:52 +02:00
|
|
|
uint32_t level;
|
|
|
|
uint32_t mask;
|
|
|
|
uint32_t pic_enable;
|
2009-05-14 23:35:07 +02:00
|
|
|
qemu_irq parent[32];
|
2006-04-09 03:32:52 +02:00
|
|
|
int irq;
|
|
|
|
} vpb_sic_state;
|
|
|
|
|
2010-12-23 18:19:52 +01:00
|
|
|
static const VMStateDescription vmstate_vpb_sic = {
|
|
|
|
.name = "versatilepb_sic",
|
|
|
|
.version_id = 1,
|
|
|
|
.minimum_version_id = 1,
|
|
|
|
.fields = (VMStateField[]) {
|
|
|
|
VMSTATE_UINT32(level, vpb_sic_state),
|
|
|
|
VMSTATE_UINT32(mask, vpb_sic_state),
|
|
|
|
VMSTATE_UINT32(pic_enable, vpb_sic_state),
|
|
|
|
VMSTATE_END_OF_LIST()
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2006-04-09 03:32:52 +02:00
|
|
|
static void vpb_sic_update(vpb_sic_state *s)
|
|
|
|
{
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
flags = s->level & s->mask;
|
2007-04-07 20:14:41 +02:00
|
|
|
qemu_set_irq(s->parent[s->irq], flags != 0);
|
2006-04-09 03:32:52 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
static void vpb_sic_update_pic(vpb_sic_state *s)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
uint32_t mask;
|
|
|
|
|
|
|
|
for (i = 21; i <= 30; i++) {
|
|
|
|
mask = 1u << i;
|
|
|
|
if (!(s->pic_enable & mask))
|
|
|
|
continue;
|
2007-04-07 20:14:41 +02:00
|
|
|
qemu_set_irq(s->parent[i], (s->level & mask) != 0);
|
2006-04-09 03:32:52 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void vpb_sic_set_irq(void *opaque, int irq, int level)
|
|
|
|
{
|
|
|
|
vpb_sic_state *s = (vpb_sic_state *)opaque;
|
|
|
|
if (level)
|
|
|
|
s->level |= 1u << irq;
|
|
|
|
else
|
|
|
|
s->level &= ~(1u << irq);
|
|
|
|
if (s->pic_enable & (1u << irq))
|
2007-04-07 20:14:41 +02:00
|
|
|
qemu_set_irq(s->parent[irq], level);
|
2006-04-09 03:32:52 +02:00
|
|
|
vpb_sic_update(s);
|
|
|
|
}
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static uint64_t vpb_sic_read(void *opaque, hwaddr offset,
|
2011-10-05 18:41:32 +02:00
|
|
|
unsigned size)
|
2006-04-09 03:32:52 +02:00
|
|
|
{
|
|
|
|
vpb_sic_state *s = (vpb_sic_state *)opaque;
|
|
|
|
|
|
|
|
switch (offset >> 2) {
|
|
|
|
case 0: /* STATUS */
|
|
|
|
return s->level & s->mask;
|
|
|
|
case 1: /* RAWSTAT */
|
|
|
|
return s->level;
|
|
|
|
case 2: /* ENABLE */
|
|
|
|
return s->mask;
|
|
|
|
case 4: /* SOFTINT */
|
|
|
|
return s->level & 1;
|
|
|
|
case 8: /* PICENABLE */
|
|
|
|
return s->pic_enable;
|
|
|
|
default:
|
2006-09-23 19:40:58 +02:00
|
|
|
printf ("vpb_sic_read: Bad register offset 0x%x\n", (int)offset);
|
2006-04-09 03:32:52 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static void vpb_sic_write(void *opaque, hwaddr offset,
|
2011-10-05 18:41:32 +02:00
|
|
|
uint64_t value, unsigned size)
|
2006-04-09 03:32:52 +02:00
|
|
|
{
|
|
|
|
vpb_sic_state *s = (vpb_sic_state *)opaque;
|
|
|
|
|
|
|
|
switch (offset >> 2) {
|
|
|
|
case 2: /* ENSET */
|
|
|
|
s->mask |= value;
|
|
|
|
break;
|
|
|
|
case 3: /* ENCLR */
|
|
|
|
s->mask &= ~value;
|
|
|
|
break;
|
|
|
|
case 4: /* SOFTINTSET */
|
|
|
|
if (value)
|
|
|
|
s->mask |= 1;
|
|
|
|
break;
|
|
|
|
case 5: /* SOFTINTCLR */
|
|
|
|
if (value)
|
|
|
|
s->mask &= ~1u;
|
|
|
|
break;
|
|
|
|
case 8: /* PICENSET */
|
|
|
|
s->pic_enable |= (value & 0x7fe00000);
|
|
|
|
vpb_sic_update_pic(s);
|
|
|
|
break;
|
|
|
|
case 9: /* PICENCLR */
|
|
|
|
s->pic_enable &= ~value;
|
|
|
|
vpb_sic_update_pic(s);
|
|
|
|
break;
|
|
|
|
default:
|
2006-09-23 19:40:58 +02:00
|
|
|
printf ("vpb_sic_write: Bad register offset 0x%x\n", (int)offset);
|
2006-04-09 03:32:52 +02:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
vpb_sic_update(s);
|
|
|
|
}
|
|
|
|
|
2011-10-05 18:41:32 +02:00
|
|
|
static const MemoryRegionOps vpb_sic_ops = {
|
|
|
|
.read = vpb_sic_read,
|
|
|
|
.write = vpb_sic_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
2006-04-09 03:32:52 +02:00
|
|
|
};
|
|
|
|
|
2009-08-14 10:36:05 +02:00
|
|
|
static int vpb_sic_init(SysBusDevice *dev)
|
2006-04-09 03:32:52 +02:00
|
|
|
{
|
2009-05-14 23:35:07 +02:00
|
|
|
vpb_sic_state *s = FROM_SYSBUS(vpb_sic_state, dev);
|
2009-05-14 23:35:07 +02:00
|
|
|
int i;
|
2006-04-09 03:32:52 +02:00
|
|
|
|
2009-05-26 15:56:11 +02:00
|
|
|
qdev_init_gpio_in(&dev->qdev, vpb_sic_set_irq, 32);
|
2009-05-14 23:35:07 +02:00
|
|
|
for (i = 0; i < 32; i++) {
|
2009-05-14 23:35:07 +02:00
|
|
|
sysbus_init_irq(dev, &s->parent[i]);
|
2009-05-14 23:35:07 +02:00
|
|
|
}
|
2009-05-14 23:35:07 +02:00
|
|
|
s->irq = 31;
|
2011-10-05 18:41:32 +02:00
|
|
|
memory_region_init_io(&s->iomem, &vpb_sic_ops, s, "vpb-sic", 0x1000);
|
2011-11-27 10:38:10 +01:00
|
|
|
sysbus_init_mmio(dev, &s->iomem);
|
2009-08-14 10:36:05 +02:00
|
|
|
return 0;
|
2006-04-09 03:32:52 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Board init. */
|
|
|
|
|
2006-04-28 01:15:07 +02:00
|
|
|
/* The AB and PB boards both use the same core, just with different
|
2012-08-10 21:56:46 +02:00
|
|
|
peripherals and expansion busses. For now we emulate a subset of the
|
2006-04-28 01:15:07 +02:00
|
|
|
PB peripherals and just change the board ID. */
|
2006-04-09 03:32:52 +02:00
|
|
|
|
2008-04-14 22:27:51 +02:00
|
|
|
static struct arm_boot_info versatile_binfo;
|
|
|
|
|
2012-10-30 08:45:07 +01:00
|
|
|
static void versatile_init(QEMUMachineInitArgs *args, int board_id)
|
2006-04-09 03:32:52 +02:00
|
|
|
{
|
2012-05-14 02:04:38 +02:00
|
|
|
ARMCPU *cpu;
|
2011-10-05 18:41:32 +02:00
|
|
|
MemoryRegion *sysmem = get_system_memory();
|
|
|
|
MemoryRegion *ram = g_new(MemoryRegion, 1);
|
2009-05-14 23:35:07 +02:00
|
|
|
qemu_irq *cpu_pic;
|
|
|
|
qemu_irq pic[32];
|
2009-05-14 23:35:07 +02:00
|
|
|
qemu_irq sic[32];
|
2011-07-22 15:42:39 +02:00
|
|
|
DeviceState *dev, *sysctl;
|
2011-09-01 19:36:53 +02:00
|
|
|
SysBusDevice *busdev;
|
2011-10-28 11:55:37 +02:00
|
|
|
DeviceState *pl041;
|
2006-05-13 18:11:23 +02:00
|
|
|
PCIBus *pci_bus;
|
|
|
|
NICInfo *nd;
|
2012-04-20 17:38:52 +02:00
|
|
|
i2c_bus *i2c;
|
2006-05-13 18:11:23 +02:00
|
|
|
int n;
|
|
|
|
int done_smc = 0;
|
2012-04-16 07:02:47 +02:00
|
|
|
DriveInfo *dinfo;
|
2006-04-09 03:32:52 +02:00
|
|
|
|
2012-10-30 08:45:07 +01:00
|
|
|
if (!args->cpu_model) {
|
|
|
|
args->cpu_model = "arm926";
|
2012-05-14 02:04:38 +02:00
|
|
|
}
|
2012-10-30 08:45:07 +01:00
|
|
|
cpu = cpu_arm_init(args->cpu_model);
|
2012-05-14 02:04:38 +02:00
|
|
|
if (!cpu) {
|
2007-11-10 16:15:54 +01:00
|
|
|
fprintf(stderr, "Unable to find CPU definition\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
2012-10-30 08:45:07 +01:00
|
|
|
memory_region_init_ram(ram, "versatile.ram", args->ram_size);
|
2011-12-20 14:59:12 +01:00
|
|
|
vmstate_register_ram_global(ram);
|
2008-06-03 21:51:57 +02:00
|
|
|
/* ??? RAM should repeat to fill physical memory space. */
|
2006-04-09 03:32:52 +02:00
|
|
|
/* SDRAM at address zero. */
|
2011-10-05 18:41:32 +02:00
|
|
|
memory_region_add_subregion(sysmem, 0, ram);
|
2006-04-09 03:32:52 +02:00
|
|
|
|
2011-07-22 15:42:39 +02:00
|
|
|
sysctl = qdev_create(NULL, "realview_sysctl");
|
|
|
|
qdev_prop_set_uint32(sysctl, "sys_id", 0x41007004);
|
|
|
|
qdev_prop_set_uint32(sysctl, "proc_id", 0x02000000);
|
2012-02-09 07:11:16 +01:00
|
|
|
qdev_init_nofail(sysctl);
|
2011-07-22 15:42:39 +02:00
|
|
|
sysbus_mmio_map(sysbus_from_qdev(sysctl), 0, 0x10000000);
|
|
|
|
|
2012-05-14 04:21:52 +02:00
|
|
|
cpu_pic = arm_pic_init_cpu(cpu);
|
2009-05-14 23:35:07 +02:00
|
|
|
dev = sysbus_create_varargs("pl190", 0x10140000,
|
2012-10-04 22:49:43 +02:00
|
|
|
cpu_pic[ARM_PIC_CPU_IRQ],
|
|
|
|
cpu_pic[ARM_PIC_CPU_FIQ], NULL);
|
2009-05-14 23:35:07 +02:00
|
|
|
for (n = 0; n < 32; n++) {
|
2009-05-26 15:56:11 +02:00
|
|
|
pic[n] = qdev_get_gpio_in(dev, n);
|
2009-05-14 23:35:07 +02:00
|
|
|
}
|
2009-05-14 23:35:07 +02:00
|
|
|
dev = sysbus_create_simple("versatilepb_sic", 0x10003000, NULL);
|
|
|
|
for (n = 0; n < 32; n++) {
|
|
|
|
sysbus_connect_irq(sysbus_from_qdev(dev), n, pic[n]);
|
2009-05-26 15:56:11 +02:00
|
|
|
sic[n] = qdev_get_gpio_in(dev, n);
|
2009-05-14 23:35:07 +02:00
|
|
|
}
|
2009-05-14 23:35:07 +02:00
|
|
|
|
|
|
|
sysbus_create_simple("pl050_keyboard", 0x10006000, sic[3]);
|
|
|
|
sysbus_create_simple("pl050_mouse", 0x10007000, sic[4]);
|
2006-04-09 03:32:52 +02:00
|
|
|
|
2011-09-01 19:36:53 +02:00
|
|
|
dev = qdev_create(NULL, "versatile_pci");
|
|
|
|
busdev = sysbus_from_qdev(dev);
|
|
|
|
qdev_init_nofail(dev);
|
|
|
|
sysbus_mmio_map(busdev, 0, 0x41000000); /* PCI self-config */
|
|
|
|
sysbus_mmio_map(busdev, 1, 0x42000000); /* PCI config */
|
|
|
|
sysbus_connect_irq(busdev, 0, sic[27]);
|
|
|
|
sysbus_connect_irq(busdev, 1, sic[28]);
|
|
|
|
sysbus_connect_irq(busdev, 2, sic[29]);
|
|
|
|
sysbus_connect_irq(busdev, 3, sic[30]);
|
2009-05-23 01:05:19 +02:00
|
|
|
pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
|
2009-05-14 23:35:08 +02:00
|
|
|
|
2006-05-13 18:11:23 +02:00
|
|
|
/* The Versatile PCI bridge does not provide access to PCI IO space,
|
|
|
|
so many of the qemu PCI devices are not useable. */
|
|
|
|
for(n = 0; n < nb_nics; n++) {
|
|
|
|
nd = &nd_table[n];
|
2009-01-13 20:39:36 +01:00
|
|
|
|
2011-03-22 19:21:58 +01:00
|
|
|
if (!done_smc && (!nd->model || strcmp(nd->model, "smc91c111") == 0)) {
|
2007-04-07 20:14:41 +02:00
|
|
|
smc91c111_init(nd, 0x10010000, sic[25]);
|
2009-01-13 20:39:36 +01:00
|
|
|
done_smc = 1;
|
2006-04-09 03:32:52 +02:00
|
|
|
} else {
|
2009-09-25 03:53:51 +02:00
|
|
|
pci_nic_init_nofail(nd, "rtl8139", NULL);
|
2006-04-09 03:32:52 +02:00
|
|
|
}
|
|
|
|
}
|
2012-09-02 21:25:28 +02:00
|
|
|
if (usb_enabled(false)) {
|
2012-03-07 15:06:32 +01:00
|
|
|
pci_create_simple(pci_bus, -1, "pci-ohci");
|
2006-05-21 18:30:15 +02:00
|
|
|
}
|
2009-05-14 23:35:07 +02:00
|
|
|
n = drive_get_max_bus(IF_SCSI);
|
|
|
|
while (n >= 0) {
|
|
|
|
pci_create_simple(pci_bus, -1, "lsi53c895a");
|
|
|
|
n--;
|
2006-05-30 03:48:12 +02:00
|
|
|
}
|
2006-04-09 03:32:52 +02:00
|
|
|
|
2009-05-14 23:35:07 +02:00
|
|
|
sysbus_create_simple("pl011", 0x101f1000, pic[12]);
|
|
|
|
sysbus_create_simple("pl011", 0x101f2000, pic[13]);
|
|
|
|
sysbus_create_simple("pl011", 0x101f3000, pic[14]);
|
|
|
|
sysbus_create_simple("pl011", 0x10009000, sic[6]);
|
2006-04-09 03:32:52 +02:00
|
|
|
|
2009-05-14 23:35:08 +02:00
|
|
|
sysbus_create_simple("pl080", 0x10130000, pic[17]);
|
2009-05-14 23:35:07 +02:00
|
|
|
sysbus_create_simple("sp804", 0x101e2000, pic[4]);
|
|
|
|
sysbus_create_simple("sp804", 0x101e3000, pic[5]);
|
2006-04-09 03:32:52 +02:00
|
|
|
|
2012-10-12 12:54:39 +02:00
|
|
|
sysbus_create_simple("pl061", 0x101e4000, pic[6]);
|
|
|
|
sysbus_create_simple("pl061", 0x101e5000, pic[7]);
|
|
|
|
sysbus_create_simple("pl061", 0x101e6000, pic[8]);
|
|
|
|
sysbus_create_simple("pl061", 0x101e7000, pic[9]);
|
|
|
|
|
2006-04-09 03:32:52 +02:00
|
|
|
/* The versatile/PB actually has a modified Color LCD controller
|
|
|
|
that includes hardware cursor support from the PL111. */
|
2011-07-22 15:42:39 +02:00
|
|
|
dev = sysbus_create_simple("pl110_versatile", 0x10120000, pic[16]);
|
|
|
|
/* Wire up the mux control signals from the SYS_CLCD register */
|
|
|
|
qdev_connect_gpio_out(sysctl, 0, qdev_get_gpio_in(dev, 0));
|
2006-04-09 03:32:52 +02:00
|
|
|
|
2009-05-14 23:35:07 +02:00
|
|
|
sysbus_create_varargs("pl181", 0x10005000, sic[22], sic[1], NULL);
|
|
|
|
sysbus_create_varargs("pl181", 0x1000b000, sic[23], sic[2], NULL);
|
2007-04-06 18:49:48 +02:00
|
|
|
|
2007-06-30 19:32:17 +02:00
|
|
|
/* Add PL031 Real Time Clock. */
|
2009-05-14 23:35:07 +02:00
|
|
|
sysbus_create_simple("pl031", 0x101e8000, pic[10]);
|
2007-06-30 19:32:17 +02:00
|
|
|
|
2012-04-20 17:38:52 +02:00
|
|
|
dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL);
|
|
|
|
i2c = (i2c_bus *)qdev_get_child_bus(dev, "i2c");
|
|
|
|
i2c_create_slave(i2c, "ds1338", 0x68);
|
|
|
|
|
2011-10-28 11:55:37 +02:00
|
|
|
/* Add PL041 AACI Interface to the LM4549 codec */
|
|
|
|
pl041 = qdev_create(NULL, "pl041");
|
|
|
|
qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
|
|
|
|
qdev_init_nofail(pl041);
|
|
|
|
sysbus_mmio_map(sysbus_from_qdev(pl041), 0, 0x10004000);
|
|
|
|
sysbus_connect_irq(sysbus_from_qdev(pl041), 0, sic[24]);
|
|
|
|
|
2006-04-28 01:15:07 +02:00
|
|
|
/* Memory map for Versatile/PB: */
|
2006-04-09 03:32:52 +02:00
|
|
|
/* 0x10000000 System registers. */
|
|
|
|
/* 0x10001000 PCI controller config registers. */
|
|
|
|
/* 0x10002000 Serial bus interface. */
|
|
|
|
/* 0x10003000 Secondary interrupt controller. */
|
|
|
|
/* 0x10004000 AACI (audio). */
|
2007-04-06 18:49:48 +02:00
|
|
|
/* 0x10005000 MMCI0. */
|
2006-04-09 03:32:52 +02:00
|
|
|
/* 0x10006000 KMI0 (keyboard). */
|
|
|
|
/* 0x10007000 KMI1 (mouse). */
|
|
|
|
/* 0x10008000 Character LCD Interface. */
|
|
|
|
/* 0x10009000 UART3. */
|
|
|
|
/* 0x1000a000 Smart card 1. */
|
2007-04-06 18:49:48 +02:00
|
|
|
/* 0x1000b000 MMCI1. */
|
2006-04-09 03:32:52 +02:00
|
|
|
/* 0x10010000 Ethernet. */
|
|
|
|
/* 0x10020000 USB. */
|
|
|
|
/* 0x10100000 SSMC. */
|
|
|
|
/* 0x10110000 MPMC. */
|
|
|
|
/* 0x10120000 CLCD Controller. */
|
|
|
|
/* 0x10130000 DMA Controller. */
|
|
|
|
/* 0x10140000 Vectored interrupt controller. */
|
|
|
|
/* 0x101d0000 AHB Monitor Interface. */
|
|
|
|
/* 0x101e0000 System Controller. */
|
|
|
|
/* 0x101e1000 Watchdog Interface. */
|
|
|
|
/* 0x101e2000 Timer 0/1. */
|
|
|
|
/* 0x101e3000 Timer 2/3. */
|
|
|
|
/* 0x101e4000 GPIO port 0. */
|
|
|
|
/* 0x101e5000 GPIO port 1. */
|
|
|
|
/* 0x101e6000 GPIO port 2. */
|
|
|
|
/* 0x101e7000 GPIO port 3. */
|
|
|
|
/* 0x101e8000 RTC. */
|
|
|
|
/* 0x101f0000 Smart card 0. */
|
|
|
|
/* 0x101f1000 UART0. */
|
|
|
|
/* 0x101f2000 UART1. */
|
|
|
|
/* 0x101f3000 UART2. */
|
|
|
|
/* 0x101f4000 SSPI. */
|
2012-04-16 07:02:47 +02:00
|
|
|
/* 0x34000000 NOR Flash */
|
|
|
|
|
|
|
|
dinfo = drive_get(IF_PFLASH, 0, 0);
|
|
|
|
if (!pflash_cfi01_register(VERSATILE_FLASH_ADDR, NULL, "versatile.flash",
|
|
|
|
VERSATILE_FLASH_SIZE, dinfo ? dinfo->bdrv : NULL,
|
|
|
|
VERSATILE_FLASH_SECT_SIZE,
|
|
|
|
VERSATILE_FLASH_SIZE / VERSATILE_FLASH_SECT_SIZE,
|
|
|
|
4, 0x0089, 0x0018, 0x0000, 0x0, 0)) {
|
|
|
|
fprintf(stderr, "qemu: Error registering flash memory.\n");
|
|
|
|
}
|
2006-04-09 03:32:52 +02:00
|
|
|
|
2012-10-30 08:45:07 +01:00
|
|
|
versatile_binfo.ram_size = args->ram_size;
|
|
|
|
versatile_binfo.kernel_filename = args->kernel_filename;
|
|
|
|
versatile_binfo.kernel_cmdline = args->kernel_cmdline;
|
|
|
|
versatile_binfo.initrd_filename = args->initrd_filename;
|
2008-04-14 22:27:51 +02:00
|
|
|
versatile_binfo.board_id = board_id;
|
2012-05-14 02:39:57 +02:00
|
|
|
arm_load_kernel(cpu, &versatile_binfo);
|
2006-04-28 01:15:07 +02:00
|
|
|
}
|
|
|
|
|
2012-10-15 22:22:02 +02:00
|
|
|
static void vpb_init(QEMUMachineInitArgs *args)
|
2006-04-28 01:15:07 +02:00
|
|
|
{
|
2012-10-30 08:45:07 +01:00
|
|
|
versatile_init(args, 0x183);
|
2006-04-28 01:15:07 +02:00
|
|
|
}
|
|
|
|
|
2012-10-15 22:22:02 +02:00
|
|
|
static void vab_init(QEMUMachineInitArgs *args)
|
2006-04-28 01:15:07 +02:00
|
|
|
{
|
2012-10-30 08:45:07 +01:00
|
|
|
versatile_init(args, 0x25e);
|
2006-04-09 03:32:52 +02:00
|
|
|
}
|
|
|
|
|
2009-05-21 01:38:09 +02:00
|
|
|
static QEMUMachine versatilepb_machine = {
|
2008-09-28 20:55:17 +02:00
|
|
|
.name = "versatilepb",
|
|
|
|
.desc = "ARM Versatile/PB (ARM926EJ-S)",
|
|
|
|
.init = vpb_init,
|
2012-11-20 15:30:34 +01:00
|
|
|
.block_default_type = IF_SCSI,
|
2006-04-09 03:32:52 +02:00
|
|
|
};
|
2006-04-28 01:15:07 +02:00
|
|
|
|
2009-05-21 01:38:09 +02:00
|
|
|
static QEMUMachine versatileab_machine = {
|
2008-09-28 20:55:17 +02:00
|
|
|
.name = "versatileab",
|
|
|
|
.desc = "ARM Versatile/AB (ARM926EJ-S)",
|
|
|
|
.init = vab_init,
|
2012-11-20 15:30:34 +01:00
|
|
|
.block_default_type = IF_SCSI,
|
2006-04-28 01:15:07 +02:00
|
|
|
};
|
2009-05-14 23:35:07 +02:00
|
|
|
|
2009-05-21 01:38:09 +02:00
|
|
|
static void versatile_machine_init(void)
|
|
|
|
{
|
|
|
|
qemu_register_machine(&versatilepb_machine);
|
|
|
|
qemu_register_machine(&versatileab_machine);
|
|
|
|
}
|
|
|
|
|
|
|
|
machine_init(versatile_machine_init);
|
|
|
|
|
2012-01-24 20:12:29 +01:00
|
|
|
static void vpb_sic_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
2011-12-08 04:34:16 +01:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2012-01-24 20:12:29 +01:00
|
|
|
SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
k->init = vpb_sic_init;
|
2011-12-08 04:34:16 +01:00
|
|
|
dc->no_user = 1;
|
|
|
|
dc->vmsd = &vmstate_vpb_sic;
|
2012-01-24 20:12:29 +01:00
|
|
|
}
|
|
|
|
|
2011-12-08 04:34:16 +01:00
|
|
|
static TypeInfo vpb_sic_info = {
|
|
|
|
.name = "versatilepb_sic",
|
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
|
|
.instance_size = sizeof(vpb_sic_state),
|
|
|
|
.class_init = vpb_sic_class_init,
|
2010-12-23 18:19:52 +01:00
|
|
|
};
|
|
|
|
|
2012-02-09 15:20:55 +01:00
|
|
|
static void versatilepb_register_types(void)
|
2009-05-14 23:35:07 +02:00
|
|
|
{
|
2011-12-08 04:34:16 +01:00
|
|
|
type_register_static(&vpb_sic_info);
|
2009-05-14 23:35:07 +02:00
|
|
|
}
|
|
|
|
|
2012-02-09 15:20:55 +01:00
|
|
|
type_init(versatilepb_register_types)
|