2009-10-07 16:56:24 +02:00
|
|
|
/*
|
|
|
|
* QEMU IDE Emulation: PCI PIIX3/4 support.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003 Fabrice Bellard
|
|
|
|
* Copyright (c) 2006 Openedhand Ltd.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
2022-07-07 05:11:34 +02:00
|
|
|
*
|
|
|
|
* References:
|
|
|
|
* [1] 82371FB (PIIX) AND 82371SB (PIIX3) PCI ISA IDE XCELERATOR,
|
|
|
|
* 290550-002, Intel Corporation, April 1997.
|
2009-10-07 16:56:24 +02:00
|
|
|
*/
|
2012-05-11 17:22:19 +02:00
|
|
|
|
2016-01-26 19:17:09 +01:00
|
|
|
#include "qemu/osdep.h"
|
2016-06-22 19:11:19 +02:00
|
|
|
#include "hw/pci/pci.h"
|
2019-08-12 07:23:45 +02:00
|
|
|
#include "migration/vmstate.h"
|
2021-04-16 14:52:56 +02:00
|
|
|
#include "qapi/error.h"
|
2019-05-23 16:35:07 +02:00
|
|
|
#include "qemu/module.h"
|
2014-10-07 13:59:09 +02:00
|
|
|
#include "sysemu/block-backend.h"
|
2017-10-17 18:44:09 +02:00
|
|
|
#include "sysemu/blockdev.h"
|
2012-12-17 18:20:04 +01:00
|
|
|
#include "sysemu/dma.h"
|
2009-10-07 16:56:24 +02:00
|
|
|
|
2022-10-22 17:04:33 +02:00
|
|
|
#include "hw/ide/piix.h"
|
2016-06-22 19:11:19 +02:00
|
|
|
#include "hw/ide/pci.h"
|
2017-09-18 21:01:25 +02:00
|
|
|
#include "trace.h"
|
2009-10-07 16:56:24 +02:00
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static uint64_t bmdma_read(void *opaque, hwaddr addr, unsigned size)
|
2009-10-07 16:56:24 +02:00
|
|
|
{
|
|
|
|
BMDMAState *bm = opaque;
|
|
|
|
uint32_t val;
|
|
|
|
|
2011-08-08 15:09:11 +02:00
|
|
|
if (size != 1) {
|
|
|
|
return ((uint64_t)1 << (size * 8)) - 1;
|
|
|
|
}
|
|
|
|
|
2009-10-07 16:56:24 +02:00
|
|
|
switch(addr & 3) {
|
|
|
|
case 0:
|
|
|
|
val = bm->cmd;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
val = bm->status;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
val = 0xff;
|
|
|
|
break;
|
|
|
|
}
|
2017-09-18 21:01:25 +02:00
|
|
|
|
|
|
|
trace_bmdma_read(addr, val);
|
2009-10-07 16:56:24 +02:00
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2012-10-23 12:30:10 +02:00
|
|
|
static void bmdma_write(void *opaque, hwaddr addr,
|
2011-08-08 15:09:11 +02:00
|
|
|
uint64_t val, unsigned size)
|
2009-10-07 16:56:24 +02:00
|
|
|
{
|
|
|
|
BMDMAState *bm = opaque;
|
2011-08-08 15:09:11 +02:00
|
|
|
|
|
|
|
if (size != 1) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2017-09-18 21:01:25 +02:00
|
|
|
trace_bmdma_write(addr, val);
|
|
|
|
|
2009-10-07 16:56:24 +02:00
|
|
|
switch(addr & 3) {
|
2011-08-08 15:09:11 +02:00
|
|
|
case 0:
|
2012-07-08 08:56:53 +02:00
|
|
|
bmdma_cmd_writeb(bm, val);
|
|
|
|
break;
|
2009-10-07 16:56:24 +02:00
|
|
|
case 2:
|
|
|
|
bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-02-05 11:19:07 +01:00
|
|
|
static const MemoryRegionOps piix_bmdma_ops = {
|
2011-08-08 15:09:11 +02:00
|
|
|
.read = bmdma_read,
|
|
|
|
.write = bmdma_write,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void bmdma_setup_bar(PCIIDEState *d)
|
2009-10-07 16:56:24 +02:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
2013-06-07 03:25:08 +02:00
|
|
|
memory_region_init(&d->bmdma_bar, OBJECT(d), "piix-bmdma-container", 16);
|
2009-10-07 16:56:24 +02:00
|
|
|
for(i = 0;i < 2; i++) {
|
|
|
|
BMDMAState *bm = &d->bmdma[i];
|
|
|
|
|
2013-06-07 03:25:08 +02:00
|
|
|
memory_region_init_io(&bm->extra_io, OBJECT(d), &piix_bmdma_ops, bm,
|
2011-08-08 15:09:11 +02:00
|
|
|
"piix-bmdma", 4);
|
|
|
|
memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
|
2013-06-07 03:25:08 +02:00
|
|
|
memory_region_init_io(&bm->addr_ioport, OBJECT(d),
|
|
|
|
&bmdma_addr_ioport_ops, bm, "bmdma", 4);
|
2011-08-08 15:09:11 +02:00
|
|
|
memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
|
2009-10-07 16:56:24 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-10-10 15:15:22 +02:00
|
|
|
static void piix_ide_reset(DeviceState *dev)
|
2009-10-07 16:56:24 +02:00
|
|
|
{
|
2019-10-10 15:15:22 +02:00
|
|
|
PCIIDEState *d = PCI_IDE(dev);
|
2013-07-17 18:44:48 +02:00
|
|
|
PCIDevice *pd = PCI_DEVICE(d);
|
|
|
|
uint8_t *pci_conf = pd->config;
|
2009-10-07 16:56:24 +02:00
|
|
|
int i;
|
|
|
|
|
2009-11-07 15:13:05 +01:00
|
|
|
for (i = 0; i < 2; i++) {
|
|
|
|
ide_bus_reset(&d->bus[i]);
|
|
|
|
}
|
2009-10-07 16:56:24 +02:00
|
|
|
|
2022-07-07 05:11:34 +02:00
|
|
|
/* PCI command register default value (0000h) per [1, p.48]. */
|
|
|
|
pci_set_word(pci_conf + PCI_COMMAND, 0x0000);
|
|
|
|
pci_set_word(pci_conf + PCI_STATUS,
|
|
|
|
PCI_STATUS_DEVSEL_MEDIUM | PCI_STATUS_FAST_BACK);
|
|
|
|
pci_set_byte(pci_conf + 0x20, 0x01); /* BMIBA: 20-23h */
|
2009-10-07 16:56:24 +02:00
|
|
|
}
|
|
|
|
|
2021-04-16 14:52:56 +02:00
|
|
|
static int pci_piix_init_ports(PCIIDEState *d)
|
|
|
|
{
|
2011-08-16 17:59:00 +02:00
|
|
|
static const struct {
|
2010-12-16 16:54:06 +01:00
|
|
|
int iobase;
|
|
|
|
int iobase2;
|
|
|
|
int isairq;
|
|
|
|
} port_info[] = {
|
|
|
|
{0x1f0, 0x3f6, 14},
|
|
|
|
{0x170, 0x376, 15},
|
|
|
|
};
|
2021-04-16 14:52:56 +02:00
|
|
|
int i, ret;
|
2010-12-16 16:54:06 +01:00
|
|
|
|
|
|
|
for (i = 0; i < 2; i++) {
|
2021-09-23 14:11:53 +02:00
|
|
|
ide_bus_init(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2);
|
2021-04-16 14:52:56 +02:00
|
|
|
ret = ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase,
|
|
|
|
port_info[i].iobase2);
|
|
|
|
if (ret) {
|
|
|
|
return ret;
|
|
|
|
}
|
2011-12-15 22:09:51 +01:00
|
|
|
ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq));
|
2010-12-16 16:54:06 +01:00
|
|
|
|
2011-08-08 15:09:11 +02:00
|
|
|
bmdma_init(&d->bus[i], &d->bmdma[i], d);
|
2010-12-16 16:54:06 +01:00
|
|
|
d->bmdma[i].bus = &d->bus[i];
|
2015-02-23 17:17:52 +01:00
|
|
|
ide_register_restart_cb(&d->bus[i]);
|
2010-12-16 16:54:06 +01:00
|
|
|
}
|
2021-04-16 14:52:56 +02:00
|
|
|
|
|
|
|
return 0;
|
2010-12-16 16:54:06 +01:00
|
|
|
}
|
|
|
|
|
2015-01-19 15:52:30 +01:00
|
|
|
static void pci_piix_ide_realize(PCIDevice *dev, Error **errp)
|
2009-10-07 16:56:24 +02:00
|
|
|
{
|
2013-07-17 18:44:48 +02:00
|
|
|
PCIIDEState *d = PCI_IDE(dev);
|
|
|
|
uint8_t *pci_conf = dev->config;
|
2021-04-16 14:52:56 +02:00
|
|
|
int rc;
|
2009-10-07 16:56:24 +02:00
|
|
|
|
2009-12-10 17:18:19 +01:00
|
|
|
pci_conf[PCI_CLASS_PROG] = 0x80; // legacy ATA mode
|
2009-10-07 16:56:24 +02:00
|
|
|
|
2011-08-08 15:09:11 +02:00
|
|
|
bmdma_setup_bar(d);
|
2013-07-17 18:44:48 +02:00
|
|
|
pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
|
2009-10-07 16:56:24 +02:00
|
|
|
|
2019-08-28 14:02:32 +02:00
|
|
|
vmstate_register(VMSTATE_IF(dev), 0, &vmstate_ide_pci, d);
|
2009-10-07 16:56:24 +02:00
|
|
|
|
2021-04-16 14:52:56 +02:00
|
|
|
rc = pci_piix_init_ports(d);
|
|
|
|
if (rc) {
|
|
|
|
error_setg_errno(errp, -rc, "Failed to realize %s",
|
|
|
|
object_get_typename(OBJECT(dev)));
|
|
|
|
}
|
2009-10-07 16:56:24 +02:00
|
|
|
}
|
|
|
|
|
2012-07-04 06:39:27 +02:00
|
|
|
static void pci_piix_ide_exitfn(PCIDevice *dev)
|
2011-08-08 15:09:11 +02:00
|
|
|
{
|
2013-07-17 18:44:48 +02:00
|
|
|
PCIIDEState *d = PCI_IDE(dev);
|
2011-08-08 15:09:11 +02:00
|
|
|
unsigned i;
|
|
|
|
|
|
|
|
for (i = 0; i < 2; ++i) {
|
|
|
|
memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
|
|
|
|
memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-03-17 16:05:37 +01:00
|
|
|
/* NOTE: for the PIIX3, the IRQs and IOports are hardcoded */
|
2011-12-04 19:22:06 +01:00
|
|
|
static void piix3_ide_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
2011-12-08 04:34:16 +01:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2011-12-04 19:22:06 +01:00
|
|
|
PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
|
|
|
|
|
2019-10-10 15:15:22 +02:00
|
|
|
dc->reset = piix_ide_reset;
|
2015-01-19 15:52:30 +01:00
|
|
|
k->realize = pci_piix_ide_realize;
|
2011-12-04 19:22:06 +01:00
|
|
|
k->exit = pci_piix_ide_exitfn;
|
|
|
|
k->vendor_id = PCI_VENDOR_ID_INTEL;
|
|
|
|
k->device_id = PCI_DEVICE_ID_INTEL_82371SB_1;
|
|
|
|
k->class_id = PCI_CLASS_STORAGE_IDE;
|
2013-07-29 16:17:45 +02:00
|
|
|
set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
|
2014-02-05 16:36:48 +01:00
|
|
|
dc->hotpluggable = false;
|
2011-12-04 19:22:06 +01:00
|
|
|
}
|
|
|
|
|
2013-01-10 16:19:07 +01:00
|
|
|
static const TypeInfo piix3_ide_info = {
|
2022-10-22 17:04:33 +02:00
|
|
|
.name = TYPE_PIIX3_IDE,
|
2013-07-17 18:44:48 +02:00
|
|
|
.parent = TYPE_PCI_IDE,
|
2011-12-08 04:34:16 +01:00
|
|
|
.class_init = piix3_ide_class_init,
|
2011-12-07 02:32:44 +01:00
|
|
|
};
|
|
|
|
|
2020-03-17 16:05:37 +01:00
|
|
|
/* NOTE: for the PIIX4, the IRQs and IOports are hardcoded */
|
2011-12-04 19:22:06 +01:00
|
|
|
static void piix4_ide_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
2011-12-08 04:34:16 +01:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2011-12-04 19:22:06 +01:00
|
|
|
PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
|
|
|
|
|
2019-10-10 15:15:22 +02:00
|
|
|
dc->reset = piix_ide_reset;
|
2015-01-19 15:52:30 +01:00
|
|
|
k->realize = pci_piix_ide_realize;
|
2011-12-04 19:22:06 +01:00
|
|
|
k->exit = pci_piix_ide_exitfn;
|
|
|
|
k->vendor_id = PCI_VENDOR_ID_INTEL;
|
|
|
|
k->device_id = PCI_DEVICE_ID_INTEL_82371AB;
|
|
|
|
k->class_id = PCI_CLASS_STORAGE_IDE;
|
2013-07-29 16:17:45 +02:00
|
|
|
set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
|
2014-02-05 16:36:48 +01:00
|
|
|
dc->hotpluggable = false;
|
2011-12-04 19:22:06 +01:00
|
|
|
}
|
|
|
|
|
2013-01-10 16:19:07 +01:00
|
|
|
static const TypeInfo piix4_ide_info = {
|
2022-10-22 17:04:33 +02:00
|
|
|
.name = TYPE_PIIX4_IDE,
|
2013-07-17 18:44:48 +02:00
|
|
|
.parent = TYPE_PCI_IDE,
|
2011-12-08 04:34:16 +01:00
|
|
|
.class_init = piix4_ide_class_init,
|
2009-10-07 16:56:24 +02:00
|
|
|
};
|
|
|
|
|
2012-02-09 15:20:55 +01:00
|
|
|
static void piix_ide_register_types(void)
|
2009-10-07 16:56:24 +02:00
|
|
|
{
|
2011-12-08 04:34:16 +01:00
|
|
|
type_register_static(&piix3_ide_info);
|
|
|
|
type_register_static(&piix4_ide_info);
|
2009-10-07 16:56:24 +02:00
|
|
|
}
|
2012-02-09 15:20:55 +01:00
|
|
|
|
|
|
|
type_init(piix_ide_register_types)
|