2003-08-10 23:35:13 +02:00
|
|
|
/*
|
|
|
|
* common defines for all CPUs
|
2007-09-16 23:08:06 +02:00
|
|
|
*
|
2003-08-10 23:35:13 +02:00
|
|
|
* Copyright (c) 2003 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
2009-07-16 22:47:01 +02:00
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
2003-08-10 23:35:13 +02:00
|
|
|
*/
|
|
|
|
#ifndef CPU_DEFS_H
|
|
|
|
#define CPU_DEFS_H
|
|
|
|
|
2007-11-17 18:14:51 +01:00
|
|
|
#ifndef NEED_CPU_H
|
|
|
|
#error cpu.h included from common code
|
|
|
|
#endif
|
|
|
|
|
2003-08-10 23:35:13 +02:00
|
|
|
#include "config.h"
|
|
|
|
#include <setjmp.h>
|
2004-02-16 23:17:43 +01:00
|
|
|
#include <inttypes.h>
|
2009-03-06 22:48:00 +01:00
|
|
|
#include <signal.h>
|
2004-02-16 23:17:43 +01:00
|
|
|
#include "osdep.h"
|
2008-11-25 23:13:57 +01:00
|
|
|
#include "sys-queue.h"
|
2009-05-19 17:17:58 +02:00
|
|
|
#include "targphys.h"
|
2003-08-10 23:35:13 +02:00
|
|
|
|
2004-01-24 16:26:06 +01:00
|
|
|
#ifndef TARGET_LONG_BITS
|
|
|
|
#error TARGET_LONG_BITS must be defined before including this header
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8)
|
|
|
|
|
2004-04-25 23:25:15 +02:00
|
|
|
/* target_ulong is the type of a virtual address */
|
2004-01-24 16:26:06 +01:00
|
|
|
#if TARGET_LONG_SIZE == 4
|
|
|
|
typedef int32_t target_long;
|
|
|
|
typedef uint32_t target_ulong;
|
2005-01-04 00:35:10 +01:00
|
|
|
#define TARGET_FMT_lx "%08x"
|
2007-04-04 09:58:14 +02:00
|
|
|
#define TARGET_FMT_ld "%d"
|
2007-09-19 07:46:03 +02:00
|
|
|
#define TARGET_FMT_lu "%u"
|
2004-01-24 16:26:06 +01:00
|
|
|
#elif TARGET_LONG_SIZE == 8
|
|
|
|
typedef int64_t target_long;
|
|
|
|
typedef uint64_t target_ulong;
|
2006-06-25 20:15:32 +02:00
|
|
|
#define TARGET_FMT_lx "%016" PRIx64
|
2007-04-04 09:58:14 +02:00
|
|
|
#define TARGET_FMT_ld "%" PRId64
|
2007-09-19 07:46:03 +02:00
|
|
|
#define TARGET_FMT_lu "%" PRIu64
|
2004-01-24 16:26:06 +01:00
|
|
|
#else
|
|
|
|
#error TARGET_LONG_SIZE undefined
|
|
|
|
#endif
|
|
|
|
|
2004-03-21 18:06:25 +01:00
|
|
|
#define HOST_LONG_SIZE (HOST_LONG_BITS / 8)
|
|
|
|
|
2005-07-03 00:09:27 +02:00
|
|
|
#define EXCP_INTERRUPT 0x10000 /* async interruption */
|
|
|
|
#define EXCP_HLT 0x10001 /* hlt instruction reached */
|
|
|
|
#define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */
|
2005-11-23 22:02:53 +01:00
|
|
|
#define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */
|
2003-08-10 23:35:13 +02:00
|
|
|
|
2005-11-20 11:32:34 +01:00
|
|
|
#define TB_JMP_CACHE_BITS 12
|
|
|
|
#define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
|
|
|
|
|
2006-11-12 21:40:55 +01:00
|
|
|
/* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for
|
|
|
|
addresses on the same page. The top bits are the same. This allows
|
|
|
|
TLB invalidation to quickly clear a subset of the hash table. */
|
|
|
|
#define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2)
|
|
|
|
#define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS)
|
|
|
|
#define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1)
|
|
|
|
#define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE)
|
|
|
|
|
2005-11-28 22:19:04 +01:00
|
|
|
#define CPU_TLB_BITS 8
|
|
|
|
#define CPU_TLB_SIZE (1 << CPU_TLB_BITS)
|
2003-08-10 23:35:13 +02:00
|
|
|
|
2008-01-31 10:22:27 +01:00
|
|
|
#if TARGET_PHYS_ADDR_BITS == 32 && TARGET_LONG_BITS == 32
|
|
|
|
#define CPU_TLB_ENTRY_BITS 4
|
|
|
|
#else
|
|
|
|
#define CPU_TLB_ENTRY_BITS 5
|
|
|
|
#endif
|
|
|
|
|
2003-08-10 23:35:13 +02:00
|
|
|
typedef struct CPUTLBEntry {
|
2008-06-09 02:20:13 +02:00
|
|
|
/* bit TARGET_LONG_BITS to TARGET_PAGE_BITS : virtual address
|
|
|
|
bit TARGET_PAGE_BITS-1..4 : Nonzero for accesses that should not
|
|
|
|
go directly to ram.
|
2003-10-27 22:12:17 +01:00
|
|
|
bit 3 : indicates that the entry is invalid
|
|
|
|
bit 2..0 : zero
|
|
|
|
*/
|
2007-09-16 23:08:06 +02:00
|
|
|
target_ulong addr_read;
|
|
|
|
target_ulong addr_write;
|
|
|
|
target_ulong addr_code;
|
2008-06-09 02:20:13 +02:00
|
|
|
/* Addend to virtual address to get physical address. IO accesses
|
2008-11-29 14:33:23 +01:00
|
|
|
use the corresponding iotlb value. */
|
2008-01-31 10:22:27 +01:00
|
|
|
#if TARGET_PHYS_ADDR_BITS == 64
|
|
|
|
/* on i386 Linux make sure it is aligned */
|
|
|
|
target_phys_addr_t addend __attribute__((aligned(8)));
|
|
|
|
#else
|
2007-09-16 23:08:06 +02:00
|
|
|
target_phys_addr_t addend;
|
2008-01-31 10:22:27 +01:00
|
|
|
#endif
|
|
|
|
/* padding to get a power of two size */
|
|
|
|
uint8_t dummy[(1 << CPU_TLB_ENTRY_BITS) -
|
|
|
|
(sizeof(target_ulong) * 3 +
|
|
|
|
((-sizeof(target_ulong) * 3) & (sizeof(target_phys_addr_t) - 1)) +
|
|
|
|
sizeof(target_phys_addr_t))];
|
2003-08-10 23:35:13 +02:00
|
|
|
} CPUTLBEntry;
|
|
|
|
|
2008-06-29 03:03:05 +02:00
|
|
|
#ifdef WORDS_BIGENDIAN
|
|
|
|
typedef struct icount_decr_u16 {
|
|
|
|
uint16_t high;
|
|
|
|
uint16_t low;
|
|
|
|
} icount_decr_u16;
|
|
|
|
#else
|
|
|
|
typedef struct icount_decr_u16 {
|
|
|
|
uint16_t low;
|
|
|
|
uint16_t high;
|
|
|
|
} icount_decr_u16;
|
|
|
|
#endif
|
|
|
|
|
2008-11-05 17:04:33 +01:00
|
|
|
struct kvm_run;
|
|
|
|
struct KVMState;
|
|
|
|
|
2008-11-18 21:07:32 +01:00
|
|
|
typedef struct CPUBreakpoint {
|
|
|
|
target_ulong pc;
|
|
|
|
int flags; /* BP_* */
|
2008-11-25 23:13:57 +01:00
|
|
|
TAILQ_ENTRY(CPUBreakpoint) entry;
|
2008-11-18 21:07:32 +01:00
|
|
|
} CPUBreakpoint;
|
|
|
|
|
|
|
|
typedef struct CPUWatchpoint {
|
|
|
|
target_ulong vaddr;
|
|
|
|
target_ulong len_mask;
|
|
|
|
int flags; /* BP_* */
|
2008-11-25 23:13:57 +01:00
|
|
|
TAILQ_ENTRY(CPUWatchpoint) entry;
|
2008-11-18 21:07:32 +01:00
|
|
|
} CPUWatchpoint;
|
|
|
|
|
2008-04-08 21:29:54 +02:00
|
|
|
#define CPU_TEMP_BUF_NLONGS 128
|
2005-11-20 11:32:34 +01:00
|
|
|
#define CPU_COMMON \
|
|
|
|
struct TranslationBlock *current_tb; /* currently executing TB */ \
|
|
|
|
/* soft mmu support */ \
|
2008-06-29 03:03:05 +02:00
|
|
|
/* in order to avoid passing too many arguments to the MMIO \
|
|
|
|
helpers, we store some rarely used information in the CPU \
|
2005-11-20 11:32:34 +01:00
|
|
|
context) */ \
|
2008-06-29 03:03:05 +02:00
|
|
|
unsigned long mem_io_pc; /* host pc at which the memory was \
|
|
|
|
accessed */ \
|
|
|
|
target_ulong mem_io_vaddr; /* target virtual addr at which the \
|
|
|
|
memory was accessed */ \
|
2008-07-01 22:01:19 +02:00
|
|
|
uint32_t halted; /* Nonzero if the CPU is in suspend state */ \
|
2009-04-24 20:04:07 +02:00
|
|
|
uint32_t stop; /* Stop request */ \
|
|
|
|
uint32_t stopped; /* Artificially stopped */ \
|
2008-07-01 22:01:19 +02:00
|
|
|
uint32_t interrupt_request; \
|
2009-03-06 22:48:00 +01:00
|
|
|
volatile sig_atomic_t exit_request; \
|
2007-10-28 20:45:05 +01:00
|
|
|
/* The meaning of the MMU modes is defined in the target code. */ \
|
2007-04-05 08:43:27 +02:00
|
|
|
CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE]; \
|
2008-06-09 02:20:13 +02:00
|
|
|
target_phys_addr_t iotlb[NB_MMU_MODES][CPU_TLB_SIZE]; \
|
2005-11-20 11:32:34 +01:00
|
|
|
struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \
|
2008-04-08 21:29:54 +02:00
|
|
|
/* buffer for temporaries in the code generator */ \
|
|
|
|
long temp_buf[CPU_TEMP_BUF_NLONGS]; \
|
2005-11-20 11:32:34 +01:00
|
|
|
\
|
2008-06-29 03:03:05 +02:00
|
|
|
int64_t icount_extra; /* Instructions until next timer event. */ \
|
|
|
|
/* Number of cycles left, with interrupt flag in high bit. \
|
|
|
|
This allows a single read-compare-cbranch-write sequence to test \
|
|
|
|
for both decrementer underflow and exceptions. */ \
|
|
|
|
union { \
|
|
|
|
uint32_t u32; \
|
|
|
|
icount_decr_u16 u16; \
|
|
|
|
} icount_decr; \
|
|
|
|
uint32_t can_do_io; /* nonzero if memory mapped IO is safe. */ \
|
|
|
|
\
|
2005-11-20 11:32:34 +01:00
|
|
|
/* from this point: preserved by CPU reset */ \
|
|
|
|
/* ice debug support */ \
|
2008-11-25 23:13:57 +01:00
|
|
|
TAILQ_HEAD(breakpoints_head, CPUBreakpoint) breakpoints; \
|
2005-11-20 11:32:34 +01:00
|
|
|
int singlestep_enabled; \
|
|
|
|
\
|
2008-11-25 23:13:57 +01:00
|
|
|
TAILQ_HEAD(watchpoints_head, CPUWatchpoint) watchpoints; \
|
2008-11-18 21:07:32 +01:00
|
|
|
CPUWatchpoint *watchpoint_hit; \
|
2008-10-11 19:55:29 +02:00
|
|
|
\
|
|
|
|
struct GDBRegisterState *gdb_regs; \
|
2007-03-17 00:58:11 +01:00
|
|
|
\
|
2008-05-29 12:08:06 +02:00
|
|
|
/* Core interrupt code */ \
|
|
|
|
jmp_buf jmp_env; \
|
|
|
|
int exception_index; \
|
|
|
|
\
|
2009-03-07 16:24:59 +01:00
|
|
|
CPUState *next_cpu; /* next CPU sharing TB cache */ \
|
2005-11-22 00:25:50 +01:00
|
|
|
int cpu_index; /* CPU index (informative) */ \
|
2009-06-03 20:33:08 +02:00
|
|
|
uint32_t host_tid; /* host thread ID */ \
|
2009-04-22 00:30:27 +02:00
|
|
|
int numa_node; /* NUMA node this cpu is belonging to */ \
|
2008-06-07 22:50:51 +02:00
|
|
|
int running; /* Nonzero if cpu is currently running(usermode). */ \
|
2005-11-20 11:32:34 +01:00
|
|
|
/* user data */ \
|
2007-12-09 03:22:57 +01:00
|
|
|
void *opaque; \
|
|
|
|
\
|
2009-04-24 20:04:07 +02:00
|
|
|
uint32_t created; \
|
|
|
|
struct QemuThread *thread; \
|
|
|
|
struct QemuCond *halt_cond; \
|
2008-11-05 17:04:33 +01:00
|
|
|
const char *cpu_model_str; \
|
|
|
|
struct KVMState *kvm_state; \
|
|
|
|
struct kvm_run *kvm_run; \
|
|
|
|
int kvm_fd;
|
2005-11-20 11:32:34 +01:00
|
|
|
|
2003-08-10 23:35:13 +02:00
|
|
|
#endif
|