2003-06-30 12:03:06 +02:00
|
|
|
/*
|
|
|
|
* QEMU System Emulator header
|
2007-09-16 23:08:06 +02:00
|
|
|
*
|
2003-06-30 12:03:06 +02:00
|
|
|
* Copyright (c) 2003 Fabrice Bellard
|
2007-09-16 23:08:06 +02:00
|
|
|
*
|
2003-06-30 12:03:06 +02:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
#ifndef VL_H
|
|
|
|
#define VL_H
|
|
|
|
|
2004-04-01 01:37:16 +02:00
|
|
|
/* we put basic includes here to avoid repeating them in device drivers */
|
|
|
|
#include <stdlib.h>
|
|
|
|
#include <stdio.h>
|
|
|
|
#include <stdarg.h>
|
|
|
|
#include <string.h>
|
|
|
|
#include <inttypes.h>
|
2004-11-07 19:04:02 +01:00
|
|
|
#include <limits.h>
|
2004-03-31 21:00:16 +02:00
|
|
|
#include <time.h>
|
2004-04-01 01:37:16 +02:00
|
|
|
#include <ctype.h>
|
|
|
|
#include <errno.h>
|
|
|
|
#include <unistd.h>
|
|
|
|
#include <fcntl.h>
|
2004-05-12 21:32:15 +02:00
|
|
|
#include <sys/stat.h>
|
2004-04-01 01:37:16 +02:00
|
|
|
|
|
|
|
#ifndef O_LARGEFILE
|
|
|
|
#define O_LARGEFILE 0
|
|
|
|
#endif
|
2004-04-04 14:56:28 +02:00
|
|
|
#ifndef O_BINARY
|
|
|
|
#define O_BINARY 0
|
|
|
|
#endif
|
2004-04-01 01:37:16 +02:00
|
|
|
|
2007-01-26 16:37:46 +01:00
|
|
|
#ifndef ENOMEDIUM
|
|
|
|
#define ENOMEDIUM ENODEV
|
|
|
|
#endif
|
2007-01-05 18:44:41 +01:00
|
|
|
|
2004-04-01 01:37:16 +02:00
|
|
|
#ifdef _WIN32
|
2006-06-25 19:18:27 +02:00
|
|
|
#include <windows.h>
|
2006-06-08 23:51:27 +02:00
|
|
|
#define fsync _commit
|
2004-08-03 23:15:11 +02:00
|
|
|
#define lseek _lseeki64
|
|
|
|
#define ENOTSUP 4096
|
2006-06-26 22:08:57 +02:00
|
|
|
extern int qemu_ftruncate64(int, int64_t);
|
|
|
|
#define ftruncate qemu_ftruncate64
|
|
|
|
|
2004-08-03 23:15:11 +02:00
|
|
|
|
|
|
|
static inline char *realpath(const char *path, char *resolved_path)
|
|
|
|
{
|
|
|
|
_fullpath(resolved_path, path, _MAX_PATH);
|
|
|
|
return resolved_path;
|
|
|
|
}
|
2006-06-14 17:50:07 +02:00
|
|
|
|
|
|
|
#define PRId64 "I64d"
|
2006-06-25 20:15:32 +02:00
|
|
|
#define PRIx64 "I64x"
|
|
|
|
#define PRIu64 "I64u"
|
|
|
|
#define PRIo64 "I64o"
|
2004-04-01 01:37:16 +02:00
|
|
|
#endif
|
2004-03-31 21:00:16 +02:00
|
|
|
|
2004-08-01 23:59:26 +02:00
|
|
|
#ifdef QEMU_TOOL
|
|
|
|
|
|
|
|
/* we use QEMU_TOOL in the command line tools which do not depend on
|
|
|
|
the target CPU type */
|
|
|
|
#include "config-host.h"
|
|
|
|
#include <setjmp.h>
|
|
|
|
#include "osdep.h"
|
|
|
|
#include "bswap.h"
|
|
|
|
|
|
|
|
#else
|
|
|
|
|
2006-07-05 16:39:57 +02:00
|
|
|
#include "audio/audio.h"
|
2004-02-26 00:25:55 +01:00
|
|
|
#include "cpu.h"
|
|
|
|
|
2004-08-01 23:59:26 +02:00
|
|
|
#endif /* !defined(QEMU_TOOL) */
|
|
|
|
|
2004-04-01 01:37:16 +02:00
|
|
|
#ifndef glue
|
|
|
|
#define xglue(x, y) x ## y
|
|
|
|
#define glue(x, y) xglue(x, y)
|
|
|
|
#define stringify(s) tostring(s)
|
|
|
|
#define tostring(s) #s
|
|
|
|
#endif
|
|
|
|
|
2007-09-20 15:24:53 +02:00
|
|
|
#ifndef likely
|
|
|
|
#if __GNUC__ < 3
|
|
|
|
#define __builtin_expect(x, n) (x)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define likely(x) __builtin_expect(!!(x), 1)
|
|
|
|
#define unlikely(x) __builtin_expect(!!(x), 0)
|
|
|
|
#endif
|
|
|
|
|
2006-04-30 23:28:36 +02:00
|
|
|
#ifndef MIN
|
|
|
|
#define MIN(a, b) (((a) < (b)) ? (a) : (b))
|
|
|
|
#endif
|
|
|
|
#ifndef MAX
|
|
|
|
#define MAX(a, b) (((a) > (b)) ? (a) : (b))
|
|
|
|
#endif
|
|
|
|
|
2007-09-29 14:17:25 +02:00
|
|
|
#ifndef always_inline
|
2007-09-30 16:44:52 +02:00
|
|
|
#if (__GNUC__ < 3) || defined(__APPLE__)
|
2007-09-29 14:17:25 +02:00
|
|
|
#define always_inline inline
|
|
|
|
#else
|
|
|
|
#define always_inline __attribute__ (( always_inline )) inline
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
2007-01-07 23:04:40 +01:00
|
|
|
/* cutils.c */
|
|
|
|
void pstrcpy(char *buf, int buf_size, const char *str);
|
|
|
|
char *pstrcat(char *buf, int buf_size, const char *s);
|
|
|
|
int strstart(const char *str, const char *val, const char **ptr);
|
|
|
|
int stristart(const char *str, const char *val, const char **ptr);
|
|
|
|
|
2003-07-06 19:15:21 +02:00
|
|
|
/* vl.c */
|
2004-03-14 13:20:30 +01:00
|
|
|
uint64_t muldiv64(uint64_t a, uint32_t b, uint32_t c);
|
2003-08-10 23:52:11 +02:00
|
|
|
|
2004-03-14 13:20:30 +01:00
|
|
|
void hw_error(const char *fmt, ...);
|
|
|
|
|
|
|
|
extern const char *bios_dir;
|
2007-10-05 15:08:35 +02:00
|
|
|
extern const char *bios_name;
|
2004-03-14 13:20:30 +01:00
|
|
|
|
2004-03-31 21:00:16 +02:00
|
|
|
extern int vm_running;
|
2007-03-19 16:17:08 +01:00
|
|
|
extern const char *qemu_name;
|
2004-03-31 21:00:16 +02:00
|
|
|
|
2005-11-11 01:00:47 +01:00
|
|
|
typedef struct vm_change_state_entry VMChangeStateEntry;
|
|
|
|
typedef void VMChangeStateHandler(void *opaque, int running);
|
2004-03-31 21:00:16 +02:00
|
|
|
typedef void VMStopHandler(void *opaque, int reason);
|
|
|
|
|
2005-11-11 01:00:47 +01:00
|
|
|
VMChangeStateEntry *qemu_add_vm_change_state_handler(VMChangeStateHandler *cb,
|
|
|
|
void *opaque);
|
|
|
|
void qemu_del_vm_change_state_handler(VMChangeStateEntry *e);
|
|
|
|
|
2004-03-31 21:00:16 +02:00
|
|
|
int qemu_add_vm_stop_handler(VMStopHandler *cb, void *opaque);
|
|
|
|
void qemu_del_vm_stop_handler(VMStopHandler *cb, void *opaque);
|
|
|
|
|
|
|
|
void vm_start(void);
|
|
|
|
void vm_stop(int reason);
|
|
|
|
|
2004-06-20 14:37:32 +02:00
|
|
|
typedef void QEMUResetHandler(void *opaque);
|
|
|
|
|
|
|
|
void qemu_register_reset(QEMUResetHandler *func, void *opaque);
|
|
|
|
void qemu_system_reset_request(void);
|
|
|
|
void qemu_system_shutdown_request(void);
|
2005-07-02 16:31:34 +02:00
|
|
|
void qemu_system_powerdown_request(void);
|
|
|
|
#if !defined(TARGET_SPARC)
|
|
|
|
// Please implement a power failure function to signal the OS
|
|
|
|
#define qemu_system_powerdown() do{}while(0)
|
|
|
|
#else
|
|
|
|
void qemu_system_powerdown(void);
|
|
|
|
#endif
|
2004-06-20 14:37:32 +02:00
|
|
|
|
2004-08-01 23:59:26 +02:00
|
|
|
void main_loop_wait(int timeout);
|
|
|
|
|
2004-05-23 23:06:12 +02:00
|
|
|
extern int ram_size;
|
|
|
|
extern int bios_size;
|
2004-06-03 14:49:50 +02:00
|
|
|
extern int rtc_utc;
|
2004-06-05 15:46:47 +02:00
|
|
|
extern int cirrus_vga_enabled;
|
2007-04-02 03:10:46 +02:00
|
|
|
extern int vmsvga_enabled;
|
2004-06-21 18:46:35 +02:00
|
|
|
extern int graphic_width;
|
|
|
|
extern int graphic_height;
|
|
|
|
extern int graphic_depth;
|
2004-12-12 17:56:30 +01:00
|
|
|
extern const char *keyboard_layout;
|
2005-02-10 23:00:06 +01:00
|
|
|
extern int kqemu_allowed;
|
2005-04-30 18:10:35 +02:00
|
|
|
extern int win2k_install_hack;
|
2007-06-21 23:08:02 +02:00
|
|
|
extern int alt_grab;
|
2005-11-05 15:22:28 +01:00
|
|
|
extern int usb_enabled;
|
2005-11-22 00:25:50 +01:00
|
|
|
extern int smp_cpus;
|
2007-05-01 03:34:14 +02:00
|
|
|
extern int cursor_hide;
|
2007-04-30 03:48:07 +02:00
|
|
|
extern int graphic_rotate;
|
2006-12-11 03:08:05 +01:00
|
|
|
extern int no_quit;
|
2007-01-20 18:12:09 +01:00
|
|
|
extern int semihosting_enabled;
|
2007-01-21 17:47:01 +01:00
|
|
|
extern int autostart;
|
2007-07-28 00:08:46 +02:00
|
|
|
extern int old_param;
|
2007-02-20 01:05:08 +01:00
|
|
|
extern const char *bootp_filename;
|
2004-05-23 23:06:12 +02:00
|
|
|
|
2007-01-05 18:39:04 +01:00
|
|
|
#define MAX_OPTION_ROMS 16
|
|
|
|
extern const char *option_rom[MAX_OPTION_ROMS];
|
|
|
|
extern int nb_option_roms;
|
|
|
|
|
2007-05-01 16:16:52 +02:00
|
|
|
#ifdef TARGET_SPARC
|
|
|
|
#define MAX_PROM_ENVS 128
|
|
|
|
extern const char *prom_envs[MAX_PROM_ENVS];
|
|
|
|
extern unsigned int nb_prom_envs;
|
|
|
|
#endif
|
|
|
|
|
2004-05-23 23:06:12 +02:00
|
|
|
/* XXX: make it dynamic */
|
2007-02-09 00:09:59 +01:00
|
|
|
#define MAX_BIOS_SIZE (4 * 1024 * 1024)
|
2006-06-18 21:41:28 +02:00
|
|
|
#if defined (TARGET_PPC) || defined (TARGET_SPARC64)
|
2005-07-03 16:00:51 +02:00
|
|
|
#define BIOS_SIZE ((512 + 32) * 1024)
|
2005-07-02 16:58:51 +02:00
|
|
|
#elif defined(TARGET_MIPS)
|
2007-01-10 17:25:04 +01:00
|
|
|
#define BIOS_SIZE (4 * 1024 * 1024)
|
2004-05-23 23:06:12 +02:00
|
|
|
#endif
|
2004-04-26 22:56:53 +02:00
|
|
|
|
2004-06-03 20:45:02 +02:00
|
|
|
/* keyboard/mouse support */
|
|
|
|
|
|
|
|
#define MOUSE_EVENT_LBUTTON 0x01
|
|
|
|
#define MOUSE_EVENT_RBUTTON 0x02
|
|
|
|
#define MOUSE_EVENT_MBUTTON 0x04
|
|
|
|
|
|
|
|
typedef void QEMUPutKBDEvent(void *opaque, int keycode);
|
|
|
|
typedef void QEMUPutMouseEvent(void *opaque, int dx, int dy, int dz, int buttons_state);
|
|
|
|
|
2007-01-05 17:42:13 +01:00
|
|
|
typedef struct QEMUPutMouseEntry {
|
|
|
|
QEMUPutMouseEvent *qemu_put_mouse_event;
|
|
|
|
void *qemu_put_mouse_event_opaque;
|
|
|
|
int qemu_put_mouse_event_absolute;
|
|
|
|
char *qemu_put_mouse_event_name;
|
|
|
|
|
|
|
|
/* used internally by qemu for handling mice */
|
|
|
|
struct QEMUPutMouseEntry *next;
|
|
|
|
} QEMUPutMouseEntry;
|
|
|
|
|
2004-06-03 20:45:02 +02:00
|
|
|
void qemu_add_kbd_event_handler(QEMUPutKBDEvent *func, void *opaque);
|
2007-01-05 17:42:13 +01:00
|
|
|
QEMUPutMouseEntry *qemu_add_mouse_event_handler(QEMUPutMouseEvent *func,
|
|
|
|
void *opaque, int absolute,
|
|
|
|
const char *name);
|
|
|
|
void qemu_remove_mouse_event_handler(QEMUPutMouseEntry *entry);
|
2004-06-03 20:45:02 +02:00
|
|
|
|
|
|
|
void kbd_put_keycode(int keycode);
|
|
|
|
void kbd_mouse_event(int dx, int dy, int dz, int buttons_state);
|
2006-04-12 23:09:08 +02:00
|
|
|
int kbd_mouse_is_absolute(void);
|
2004-06-03 20:45:02 +02:00
|
|
|
|
2007-01-05 17:42:13 +01:00
|
|
|
void do_info_mice(void);
|
|
|
|
void do_mouse_set(int index);
|
|
|
|
|
2004-07-14 19:28:13 +02:00
|
|
|
/* keysym is a unicode code except for special keys (see QEMU_KEY_xxx
|
|
|
|
constants) */
|
|
|
|
#define QEMU_KEY_ESC1(c) ((c) | 0xe100)
|
|
|
|
#define QEMU_KEY_BACKSPACE 0x007f
|
|
|
|
#define QEMU_KEY_UP QEMU_KEY_ESC1('A')
|
|
|
|
#define QEMU_KEY_DOWN QEMU_KEY_ESC1('B')
|
|
|
|
#define QEMU_KEY_RIGHT QEMU_KEY_ESC1('C')
|
|
|
|
#define QEMU_KEY_LEFT QEMU_KEY_ESC1('D')
|
|
|
|
#define QEMU_KEY_HOME QEMU_KEY_ESC1(1)
|
|
|
|
#define QEMU_KEY_END QEMU_KEY_ESC1(4)
|
|
|
|
#define QEMU_KEY_PAGEUP QEMU_KEY_ESC1(5)
|
|
|
|
#define QEMU_KEY_PAGEDOWN QEMU_KEY_ESC1(6)
|
|
|
|
#define QEMU_KEY_DELETE QEMU_KEY_ESC1(3)
|
|
|
|
|
|
|
|
#define QEMU_KEY_CTRL_UP 0xe400
|
|
|
|
#define QEMU_KEY_CTRL_DOWN 0xe401
|
|
|
|
#define QEMU_KEY_CTRL_LEFT 0xe402
|
|
|
|
#define QEMU_KEY_CTRL_RIGHT 0xe403
|
|
|
|
#define QEMU_KEY_CTRL_HOME 0xe404
|
|
|
|
#define QEMU_KEY_CTRL_END 0xe405
|
|
|
|
#define QEMU_KEY_CTRL_PAGEUP 0xe406
|
|
|
|
#define QEMU_KEY_CTRL_PAGEDOWN 0xe407
|
|
|
|
|
|
|
|
void kbd_put_keysym(int keysym);
|
|
|
|
|
2004-04-22 01:27:19 +02:00
|
|
|
/* async I/O support */
|
|
|
|
|
|
|
|
typedef void IOReadHandler(void *opaque, const uint8_t *buf, int size);
|
|
|
|
typedef int IOCanRWHandler(void *opaque);
|
2005-11-15 23:16:05 +01:00
|
|
|
typedef void IOHandler(void *opaque);
|
2004-04-22 01:27:19 +02:00
|
|
|
|
2007-09-16 23:08:06 +02:00
|
|
|
int qemu_set_fd_handler2(int fd,
|
|
|
|
IOCanRWHandler *fd_read_poll,
|
|
|
|
IOHandler *fd_read,
|
|
|
|
IOHandler *fd_write,
|
2005-11-15 23:16:05 +01:00
|
|
|
void *opaque);
|
|
|
|
int qemu_set_fd_handler(int fd,
|
2007-09-16 23:08:06 +02:00
|
|
|
IOHandler *fd_read,
|
2005-11-15 23:16:05 +01:00
|
|
|
IOHandler *fd_write,
|
|
|
|
void *opaque);
|
2004-04-22 01:27:19 +02:00
|
|
|
|
2006-04-12 22:21:17 +02:00
|
|
|
/* Polling handling */
|
|
|
|
|
|
|
|
/* return TRUE if no sleep should be done afterwards */
|
|
|
|
typedef int PollingFunc(void *opaque);
|
|
|
|
|
|
|
|
int qemu_add_polling_cb(PollingFunc *func, void *opaque);
|
|
|
|
void qemu_del_polling_cb(PollingFunc *func, void *opaque);
|
|
|
|
|
2006-06-25 19:18:27 +02:00
|
|
|
#ifdef _WIN32
|
|
|
|
/* Wait objects handling */
|
|
|
|
typedef void WaitObjectFunc(void *opaque);
|
|
|
|
|
|
|
|
int qemu_add_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
|
|
|
|
void qemu_del_wait_object(HANDLE handle, WaitObjectFunc *func, void *opaque);
|
|
|
|
#endif
|
|
|
|
|
2007-01-05 23:01:59 +01:00
|
|
|
typedef struct QEMUBH QEMUBH;
|
|
|
|
|
2004-07-14 19:28:13 +02:00
|
|
|
/* character device */
|
|
|
|
|
|
|
|
#define CHR_EVENT_BREAK 0 /* serial break char */
|
2004-08-01 23:59:26 +02:00
|
|
|
#define CHR_EVENT_FOCUS 1 /* focus to this terminal (modal input needed) */
|
2007-01-05 23:01:59 +01:00
|
|
|
#define CHR_EVENT_RESET 2 /* new connection established */
|
2005-11-11 00:58:33 +01:00
|
|
|
|
|
|
|
|
|
|
|
#define CHR_IOCTL_SERIAL_SET_PARAMS 1
|
|
|
|
typedef struct {
|
|
|
|
int speed;
|
|
|
|
int parity;
|
|
|
|
int data_bits;
|
|
|
|
int stop_bits;
|
|
|
|
} QEMUSerialSetParams;
|
|
|
|
|
|
|
|
#define CHR_IOCTL_SERIAL_SET_BREAK 2
|
|
|
|
|
|
|
|
#define CHR_IOCTL_PP_READ_DATA 3
|
|
|
|
#define CHR_IOCTL_PP_WRITE_DATA 4
|
|
|
|
#define CHR_IOCTL_PP_READ_CONTROL 5
|
|
|
|
#define CHR_IOCTL_PP_WRITE_CONTROL 6
|
|
|
|
#define CHR_IOCTL_PP_READ_STATUS 7
|
2007-02-18 00:44:43 +01:00
|
|
|
#define CHR_IOCTL_PP_EPP_READ_ADDR 8
|
|
|
|
#define CHR_IOCTL_PP_EPP_READ 9
|
|
|
|
#define CHR_IOCTL_PP_EPP_WRITE_ADDR 10
|
|
|
|
#define CHR_IOCTL_PP_EPP_WRITE 11
|
2005-11-11 00:58:33 +01:00
|
|
|
|
2004-07-14 19:28:13 +02:00
|
|
|
typedef void IOEventHandler(void *opaque, int event);
|
|
|
|
|
|
|
|
typedef struct CharDriverState {
|
|
|
|
int (*chr_write)(struct CharDriverState *s, const uint8_t *buf, int len);
|
2007-01-28 00:46:43 +01:00
|
|
|
void (*chr_update_read_handler)(struct CharDriverState *s);
|
2005-11-11 00:58:33 +01:00
|
|
|
int (*chr_ioctl)(struct CharDriverState *s, int cmd, void *arg);
|
2004-07-14 19:28:13 +02:00
|
|
|
IOEventHandler *chr_event;
|
2007-01-28 00:46:43 +01:00
|
|
|
IOCanRWHandler *chr_can_read;
|
|
|
|
IOReadHandler *chr_read;
|
|
|
|
void *handler_opaque;
|
2004-09-18 21:33:09 +02:00
|
|
|
void (*chr_send_event)(struct CharDriverState *chr, int event);
|
2006-04-12 22:21:17 +02:00
|
|
|
void (*chr_close)(struct CharDriverState *chr);
|
2004-07-14 19:28:13 +02:00
|
|
|
void *opaque;
|
2007-02-18 18:04:49 +01:00
|
|
|
int focus;
|
2007-01-05 23:01:59 +01:00
|
|
|
QEMUBH *bh;
|
2004-07-14 19:28:13 +02:00
|
|
|
} CharDriverState;
|
|
|
|
|
2007-01-16 00:58:11 +01:00
|
|
|
CharDriverState *qemu_chr_open(const char *filename);
|
2004-07-14 19:28:13 +02:00
|
|
|
void qemu_chr_printf(CharDriverState *s, const char *fmt, ...);
|
|
|
|
int qemu_chr_write(CharDriverState *s, const uint8_t *buf, int len);
|
2004-08-01 23:59:26 +02:00
|
|
|
void qemu_chr_send_event(CharDriverState *s, int event);
|
2007-09-16 23:08:06 +02:00
|
|
|
void qemu_chr_add_handlers(CharDriverState *s,
|
|
|
|
IOCanRWHandler *fd_can_read,
|
2007-01-28 00:46:43 +01:00
|
|
|
IOReadHandler *fd_read,
|
|
|
|
IOEventHandler *fd_event,
|
|
|
|
void *opaque);
|
2005-11-11 00:58:33 +01:00
|
|
|
int qemu_chr_ioctl(CharDriverState *s, int cmd, void *arg);
|
2007-01-05 23:01:59 +01:00
|
|
|
void qemu_chr_reset(CharDriverState *s);
|
2007-01-28 00:46:43 +01:00
|
|
|
int qemu_chr_can_read(CharDriverState *s);
|
|
|
|
void qemu_chr_read(CharDriverState *s, uint8_t *buf, int len);
|
2005-11-08 23:30:36 +01:00
|
|
|
|
2004-07-14 19:28:13 +02:00
|
|
|
/* consoles */
|
|
|
|
|
|
|
|
typedef struct DisplayState DisplayState;
|
|
|
|
typedef struct TextConsole TextConsole;
|
|
|
|
|
2006-04-09 03:06:34 +02:00
|
|
|
typedef void (*vga_hw_update_ptr)(void *);
|
|
|
|
typedef void (*vga_hw_invalidate_ptr)(void *);
|
|
|
|
typedef void (*vga_hw_screen_dump_ptr)(void *, const char *);
|
|
|
|
|
|
|
|
TextConsole *graphic_console_init(DisplayState *ds, vga_hw_update_ptr update,
|
|
|
|
vga_hw_invalidate_ptr invalidate,
|
|
|
|
vga_hw_screen_dump_ptr screen_dump,
|
|
|
|
void *opaque);
|
|
|
|
void vga_hw_update(void);
|
|
|
|
void vga_hw_invalidate(void);
|
|
|
|
void vga_hw_screen_dump(const char *filename);
|
|
|
|
|
|
|
|
int is_graphic_console(void);
|
2007-07-12 01:14:59 +02:00
|
|
|
CharDriverState *text_console_init(DisplayState *ds, const char *p);
|
2004-07-14 19:28:13 +02:00
|
|
|
void console_select(unsigned int index);
|
|
|
|
|
2004-08-24 23:13:40 +02:00
|
|
|
/* serial ports */
|
|
|
|
|
|
|
|
#define MAX_SERIAL_PORTS 4
|
|
|
|
|
|
|
|
extern CharDriverState *serial_hds[MAX_SERIAL_PORTS];
|
|
|
|
|
2005-01-15 13:02:56 +01:00
|
|
|
/* parallel ports */
|
|
|
|
|
|
|
|
#define MAX_PARALLEL_PORTS 3
|
|
|
|
|
|
|
|
extern CharDriverState *parallel_hds[MAX_PARALLEL_PORTS];
|
|
|
|
|
2007-02-18 00:44:43 +01:00
|
|
|
struct ParallelIOArg {
|
|
|
|
void *buffer;
|
|
|
|
int count;
|
|
|
|
};
|
|
|
|
|
2005-11-15 23:16:05 +01:00
|
|
|
/* VLANs support */
|
|
|
|
|
|
|
|
typedef struct VLANClientState VLANClientState;
|
|
|
|
|
|
|
|
struct VLANClientState {
|
|
|
|
IOReadHandler *fd_read;
|
2006-02-04 23:15:28 +01:00
|
|
|
/* Packets may still be sent if this returns zero. It's used to
|
|
|
|
rate-limit the slirp code. */
|
|
|
|
IOCanRWHandler *fd_can_read;
|
2005-11-15 23:16:05 +01:00
|
|
|
void *opaque;
|
|
|
|
struct VLANClientState *next;
|
|
|
|
struct VLANState *vlan;
|
|
|
|
char info_str[256];
|
|
|
|
};
|
|
|
|
|
|
|
|
typedef struct VLANState {
|
|
|
|
int id;
|
|
|
|
VLANClientState *first_client;
|
|
|
|
struct VLANState *next;
|
2007-05-27 21:36:43 +02:00
|
|
|
unsigned int nb_guest_devs, nb_host_devs;
|
2005-11-15 23:16:05 +01:00
|
|
|
} VLANState;
|
|
|
|
|
|
|
|
VLANState *qemu_find_vlan(int id);
|
|
|
|
VLANClientState *qemu_new_vlan_client(VLANState *vlan,
|
2006-02-04 23:15:28 +01:00
|
|
|
IOReadHandler *fd_read,
|
|
|
|
IOCanRWHandler *fd_can_read,
|
|
|
|
void *opaque);
|
|
|
|
int qemu_can_send_packet(VLANClientState *vc);
|
2005-11-15 23:16:05 +01:00
|
|
|
void qemu_send_packet(VLANClientState *vc, const uint8_t *buf, int size);
|
2006-02-04 23:15:28 +01:00
|
|
|
void qemu_handler_true(void *opaque);
|
2005-11-15 23:16:05 +01:00
|
|
|
|
|
|
|
void do_info_network(void);
|
|
|
|
|
2006-02-02 00:06:55 +01:00
|
|
|
/* TAP win32 */
|
|
|
|
int tap_win32_init(VLANState *vlan, const char *ifname);
|
|
|
|
|
2005-11-15 23:16:05 +01:00
|
|
|
/* NIC info */
|
2004-03-14 22:44:30 +01:00
|
|
|
|
|
|
|
#define MAX_NICS 8
|
|
|
|
|
2005-11-15 23:16:05 +01:00
|
|
|
typedef struct NICInfo {
|
2004-03-14 22:44:30 +01:00
|
|
|
uint8_t macaddr[6];
|
2006-02-05 05:14:41 +01:00
|
|
|
const char *model;
|
2005-11-15 23:16:05 +01:00
|
|
|
VLANState *vlan;
|
|
|
|
} NICInfo;
|
2004-03-14 22:44:30 +01:00
|
|
|
|
|
|
|
extern int nb_nics;
|
2005-11-15 23:16:05 +01:00
|
|
|
extern NICInfo nd_table[MAX_NICS];
|
2004-03-31 21:00:16 +02:00
|
|
|
|
|
|
|
/* timers */
|
|
|
|
|
|
|
|
typedef struct QEMUClock QEMUClock;
|
|
|
|
typedef struct QEMUTimer QEMUTimer;
|
|
|
|
typedef void QEMUTimerCB(void *opaque);
|
|
|
|
|
|
|
|
/* The real time clock should be used only for stuff which does not
|
|
|
|
change the virtual machine state, as it is run even if the virtual
|
2004-05-19 01:05:28 +02:00
|
|
|
machine is stopped. The real time clock has a frequency of 1000
|
2004-03-31 21:00:16 +02:00
|
|
|
Hz. */
|
|
|
|
extern QEMUClock *rt_clock;
|
|
|
|
|
2004-12-20 00:18:01 +01:00
|
|
|
/* The virtual clock is only run during the emulation. It is stopped
|
2004-03-31 21:00:16 +02:00
|
|
|
when the virtual machine is stopped. Virtual timers use a high
|
|
|
|
precision clock, usually cpu cycles (use ticks_per_sec). */
|
|
|
|
extern QEMUClock *vm_clock;
|
|
|
|
|
|
|
|
int64_t qemu_get_clock(QEMUClock *clock);
|
|
|
|
|
|
|
|
QEMUTimer *qemu_new_timer(QEMUClock *clock, QEMUTimerCB *cb, void *opaque);
|
|
|
|
void qemu_free_timer(QEMUTimer *ts);
|
|
|
|
void qemu_del_timer(QEMUTimer *ts);
|
|
|
|
void qemu_mod_timer(QEMUTimer *ts, int64_t expire_time);
|
|
|
|
int qemu_timer_pending(QEMUTimer *ts);
|
|
|
|
|
|
|
|
extern int64_t ticks_per_sec;
|
|
|
|
|
2006-07-14 01:20:22 +02:00
|
|
|
int64_t cpu_get_ticks(void);
|
2004-03-31 21:00:16 +02:00
|
|
|
void cpu_enable_ticks(void);
|
|
|
|
void cpu_disable_ticks(void);
|
|
|
|
|
|
|
|
/* VM Load/Save */
|
|
|
|
|
2006-08-05 23:31:00 +02:00
|
|
|
typedef struct QEMUFile QEMUFile;
|
2004-03-31 21:00:16 +02:00
|
|
|
|
2006-08-05 23:31:00 +02:00
|
|
|
QEMUFile *qemu_fopen(const char *filename, const char *mode);
|
|
|
|
void qemu_fflush(QEMUFile *f);
|
|
|
|
void qemu_fclose(QEMUFile *f);
|
2004-03-31 21:00:16 +02:00
|
|
|
void qemu_put_buffer(QEMUFile *f, const uint8_t *buf, int size);
|
|
|
|
void qemu_put_byte(QEMUFile *f, int v);
|
|
|
|
void qemu_put_be16(QEMUFile *f, unsigned int v);
|
|
|
|
void qemu_put_be32(QEMUFile *f, unsigned int v);
|
|
|
|
void qemu_put_be64(QEMUFile *f, uint64_t v);
|
|
|
|
int qemu_get_buffer(QEMUFile *f, uint8_t *buf, int size);
|
|
|
|
int qemu_get_byte(QEMUFile *f);
|
|
|
|
unsigned int qemu_get_be16(QEMUFile *f);
|
|
|
|
unsigned int qemu_get_be32(QEMUFile *f);
|
|
|
|
uint64_t qemu_get_be64(QEMUFile *f);
|
|
|
|
|
|
|
|
static inline void qemu_put_be64s(QEMUFile *f, const uint64_t *pv)
|
|
|
|
{
|
|
|
|
qemu_put_be64(f, *pv);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void qemu_put_be32s(QEMUFile *f, const uint32_t *pv)
|
|
|
|
{
|
|
|
|
qemu_put_be32(f, *pv);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void qemu_put_be16s(QEMUFile *f, const uint16_t *pv)
|
|
|
|
{
|
|
|
|
qemu_put_be16(f, *pv);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void qemu_put_8s(QEMUFile *f, const uint8_t *pv)
|
|
|
|
{
|
|
|
|
qemu_put_byte(f, *pv);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void qemu_get_be64s(QEMUFile *f, uint64_t *pv)
|
|
|
|
{
|
|
|
|
*pv = qemu_get_be64(f);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void qemu_get_be32s(QEMUFile *f, uint32_t *pv)
|
|
|
|
{
|
|
|
|
*pv = qemu_get_be32(f);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void qemu_get_be16s(QEMUFile *f, uint16_t *pv)
|
|
|
|
{
|
|
|
|
*pv = qemu_get_be16(f);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void qemu_get_8s(QEMUFile *f, uint8_t *pv)
|
|
|
|
{
|
|
|
|
*pv = qemu_get_byte(f);
|
|
|
|
}
|
|
|
|
|
2005-01-04 00:35:10 +01:00
|
|
|
#if TARGET_LONG_BITS == 64
|
|
|
|
#define qemu_put_betl qemu_put_be64
|
|
|
|
#define qemu_get_betl qemu_get_be64
|
|
|
|
#define qemu_put_betls qemu_put_be64s
|
|
|
|
#define qemu_get_betls qemu_get_be64s
|
|
|
|
#else
|
|
|
|
#define qemu_put_betl qemu_put_be32
|
|
|
|
#define qemu_get_betl qemu_get_be32
|
|
|
|
#define qemu_put_betls qemu_put_be32s
|
|
|
|
#define qemu_get_betls qemu_get_be32s
|
|
|
|
#endif
|
|
|
|
|
2004-03-31 21:00:16 +02:00
|
|
|
int64_t qemu_ftell(QEMUFile *f);
|
|
|
|
int64_t qemu_fseek(QEMUFile *f, int64_t pos, int whence);
|
|
|
|
|
|
|
|
typedef void SaveStateHandler(QEMUFile *f, void *opaque);
|
|
|
|
typedef int LoadStateHandler(QEMUFile *f, void *opaque, int version_id);
|
|
|
|
|
2007-09-16 23:08:06 +02:00
|
|
|
int register_savevm(const char *idstr,
|
|
|
|
int instance_id,
|
2004-03-31 21:00:16 +02:00
|
|
|
int version_id,
|
|
|
|
SaveStateHandler *save_state,
|
|
|
|
LoadStateHandler *load_state,
|
|
|
|
void *opaque);
|
|
|
|
void qemu_get_timer(QEMUFile *f, QEMUTimer *ts);
|
|
|
|
void qemu_put_timer(QEMUFile *f, QEMUTimer *ts);
|
2004-03-14 22:44:30 +01:00
|
|
|
|
2005-11-22 00:25:50 +01:00
|
|
|
void cpu_save(QEMUFile *f, void *opaque);
|
|
|
|
int cpu_load(QEMUFile *f, void *opaque, int version_id);
|
|
|
|
|
2006-08-05 23:31:00 +02:00
|
|
|
void do_savevm(const char *name);
|
|
|
|
void do_loadvm(const char *name);
|
|
|
|
void do_delvm(const char *name);
|
|
|
|
void do_info_snapshots(void);
|
|
|
|
|
2006-08-01 18:21:11 +02:00
|
|
|
/* bottom halves */
|
|
|
|
typedef void QEMUBHFunc(void *opaque);
|
|
|
|
|
|
|
|
QEMUBH *qemu_bh_new(QEMUBHFunc *cb, void *opaque);
|
|
|
|
void qemu_bh_schedule(QEMUBH *bh);
|
|
|
|
void qemu_bh_cancel(QEMUBH *bh);
|
|
|
|
void qemu_bh_delete(QEMUBH *bh);
|
2006-08-06 11:51:25 +02:00
|
|
|
int qemu_bh_poll(void);
|
2006-08-01 18:21:11 +02:00
|
|
|
|
2003-06-30 12:03:06 +02:00
|
|
|
/* block.c */
|
|
|
|
typedef struct BlockDriverState BlockDriverState;
|
2004-08-01 23:59:26 +02:00
|
|
|
typedef struct BlockDriver BlockDriver;
|
|
|
|
|
|
|
|
extern BlockDriver bdrv_raw;
|
2006-08-19 13:45:59 +02:00
|
|
|
extern BlockDriver bdrv_host_device;
|
2004-08-01 23:59:26 +02:00
|
|
|
extern BlockDriver bdrv_cow;
|
|
|
|
extern BlockDriver bdrv_qcow;
|
|
|
|
extern BlockDriver bdrv_vmdk;
|
2004-09-29 23:29:14 +02:00
|
|
|
extern BlockDriver bdrv_cloop;
|
2004-12-12 12:24:44 +01:00
|
|
|
extern BlockDriver bdrv_dmg;
|
2005-04-26 23:34:00 +02:00
|
|
|
extern BlockDriver bdrv_bochs;
|
2005-04-27 22:17:58 +02:00
|
|
|
extern BlockDriver bdrv_vpc;
|
2005-04-28 23:15:08 +02:00
|
|
|
extern BlockDriver bdrv_vvfat;
|
2006-08-05 23:31:00 +02:00
|
|
|
extern BlockDriver bdrv_qcow2;
|
2007-08-01 01:28:53 +02:00
|
|
|
extern BlockDriver bdrv_parallels;
|
2006-08-05 23:31:00 +02:00
|
|
|
|
|
|
|
typedef struct BlockDriverInfo {
|
|
|
|
/* in bytes, 0 if irrelevant */
|
2007-09-16 23:08:06 +02:00
|
|
|
int cluster_size;
|
2006-08-05 23:31:00 +02:00
|
|
|
/* offset at which the VM state can be saved (0 if not possible) */
|
2007-09-16 23:08:06 +02:00
|
|
|
int64_t vm_state_offset;
|
2006-08-05 23:31:00 +02:00
|
|
|
} BlockDriverInfo;
|
|
|
|
|
|
|
|
typedef struct QEMUSnapshotInfo {
|
|
|
|
char id_str[128]; /* unique snapshot id */
|
|
|
|
/* the following fields are informative. They are not needed for
|
|
|
|
the consistency of the snapshot */
|
|
|
|
char name[256]; /* user choosen name */
|
|
|
|
uint32_t vm_state_size; /* VM state info size */
|
|
|
|
uint32_t date_sec; /* UTC date of the snapshot */
|
|
|
|
uint32_t date_nsec;
|
|
|
|
uint64_t vm_clock_nsec; /* VM clock relative to boot */
|
|
|
|
} QEMUSnapshotInfo;
|
2004-08-01 23:59:26 +02:00
|
|
|
|
2006-08-01 18:21:11 +02:00
|
|
|
#define BDRV_O_RDONLY 0x0000
|
|
|
|
#define BDRV_O_RDWR 0x0002
|
|
|
|
#define BDRV_O_ACCESS 0x0003
|
|
|
|
#define BDRV_O_CREAT 0x0004 /* create an empty file */
|
|
|
|
#define BDRV_O_SNAPSHOT 0x0008 /* open the file read only and save writes in a snapshot */
|
|
|
|
#define BDRV_O_FILE 0x0010 /* open as a raw file (do not try to
|
|
|
|
use a disk image format on top of
|
|
|
|
it (default for
|
|
|
|
bdrv_file_open()) */
|
|
|
|
|
2004-08-01 23:59:26 +02:00
|
|
|
void bdrv_init(void);
|
|
|
|
BlockDriver *bdrv_find_format(const char *format_name);
|
2007-09-16 23:08:06 +02:00
|
|
|
int bdrv_create(BlockDriver *drv,
|
2004-08-01 23:59:26 +02:00
|
|
|
const char *filename, int64_t size_in_sectors,
|
|
|
|
const char *backing_file, int flags);
|
2004-03-14 22:44:30 +01:00
|
|
|
BlockDriverState *bdrv_new(const char *device_name);
|
|
|
|
void bdrv_delete(BlockDriverState *bs);
|
2006-08-01 18:21:11 +02:00
|
|
|
int bdrv_file_open(BlockDriverState **pbs, const char *filename, int flags);
|
|
|
|
int bdrv_open(BlockDriverState *bs, const char *filename, int flags);
|
|
|
|
int bdrv_open2(BlockDriverState *bs, const char *filename, int flags,
|
2004-08-01 23:59:26 +02:00
|
|
|
BlockDriver *drv);
|
2003-06-30 12:03:06 +02:00
|
|
|
void bdrv_close(BlockDriverState *bs);
|
2007-09-16 23:08:06 +02:00
|
|
|
int bdrv_read(BlockDriverState *bs, int64_t sector_num,
|
2003-06-30 12:03:06 +02:00
|
|
|
uint8_t *buf, int nb_sectors);
|
2007-09-16 23:08:06 +02:00
|
|
|
int bdrv_write(BlockDriverState *bs, int64_t sector_num,
|
2003-06-30 12:03:06 +02:00
|
|
|
const uint8_t *buf, int nb_sectors);
|
2007-09-16 23:08:06 +02:00
|
|
|
int bdrv_pread(BlockDriverState *bs, int64_t offset,
|
2006-08-01 18:21:11 +02:00
|
|
|
void *buf, int count);
|
2007-09-16 23:08:06 +02:00
|
|
|
int bdrv_pwrite(BlockDriverState *bs, int64_t offset,
|
2006-08-01 18:21:11 +02:00
|
|
|
const void *buf, int count);
|
|
|
|
int bdrv_truncate(BlockDriverState *bs, int64_t offset);
|
|
|
|
int64_t bdrv_getlength(BlockDriverState *bs);
|
2003-06-30 12:03:06 +02:00
|
|
|
void bdrv_get_geometry(BlockDriverState *bs, int64_t *nb_sectors_ptr);
|
2003-07-06 19:15:21 +02:00
|
|
|
int bdrv_commit(BlockDriverState *bs);
|
2004-02-16 23:05:46 +01:00
|
|
|
void bdrv_set_boot_sector(BlockDriverState *bs, const uint8_t *data, int size);
|
2006-08-01 18:21:11 +02:00
|
|
|
/* async block I/O */
|
|
|
|
typedef struct BlockDriverAIOCB BlockDriverAIOCB;
|
|
|
|
typedef void BlockDriverCompletionFunc(void *opaque, int ret);
|
|
|
|
|
2006-08-07 04:38:06 +02:00
|
|
|
BlockDriverAIOCB *bdrv_aio_read(BlockDriverState *bs, int64_t sector_num,
|
|
|
|
uint8_t *buf, int nb_sectors,
|
|
|
|
BlockDriverCompletionFunc *cb, void *opaque);
|
|
|
|
BlockDriverAIOCB *bdrv_aio_write(BlockDriverState *bs, int64_t sector_num,
|
|
|
|
const uint8_t *buf, int nb_sectors,
|
|
|
|
BlockDriverCompletionFunc *cb, void *opaque);
|
2006-08-01 18:21:11 +02:00
|
|
|
void bdrv_aio_cancel(BlockDriverAIOCB *acb);
|
|
|
|
|
|
|
|
void qemu_aio_init(void);
|
|
|
|
void qemu_aio_poll(void);
|
2006-09-03 14:08:37 +02:00
|
|
|
void qemu_aio_flush(void);
|
2006-08-01 18:21:11 +02:00
|
|
|
void qemu_aio_wait_start(void);
|
|
|
|
void qemu_aio_wait(void);
|
|
|
|
void qemu_aio_wait_end(void);
|
|
|
|
|
2007-04-30 03:34:31 +02:00
|
|
|
int qemu_key_check(BlockDriverState *bs, const char *name);
|
|
|
|
|
2006-06-04 13:39:07 +02:00
|
|
|
/* Ensure contents are flushed to disk. */
|
|
|
|
void bdrv_flush(BlockDriverState *bs);
|
2003-07-06 19:15:21 +02:00
|
|
|
|
2004-03-14 22:44:30 +01:00
|
|
|
#define BDRV_TYPE_HD 0
|
|
|
|
#define BDRV_TYPE_CDROM 1
|
|
|
|
#define BDRV_TYPE_FLOPPY 2
|
2007-01-05 19:58:34 +01:00
|
|
|
#define BIOS_ATA_TRANSLATION_AUTO 0
|
|
|
|
#define BIOS_ATA_TRANSLATION_NONE 1
|
|
|
|
#define BIOS_ATA_TRANSLATION_LBA 2
|
|
|
|
#define BIOS_ATA_TRANSLATION_LARGE 3
|
|
|
|
#define BIOS_ATA_TRANSLATION_RECHS 4
|
2004-03-14 22:44:30 +01:00
|
|
|
|
2007-09-16 23:08:06 +02:00
|
|
|
void bdrv_set_geometry_hint(BlockDriverState *bs,
|
2004-03-14 22:44:30 +01:00
|
|
|
int cyls, int heads, int secs);
|
|
|
|
void bdrv_set_type_hint(BlockDriverState *bs, int type);
|
2004-11-16 02:45:27 +01:00
|
|
|
void bdrv_set_translation_hint(BlockDriverState *bs, int translation);
|
2007-09-16 23:08:06 +02:00
|
|
|
void bdrv_get_geometry_hint(BlockDriverState *bs,
|
2004-03-14 22:44:30 +01:00
|
|
|
int *pcyls, int *pheads, int *psecs);
|
|
|
|
int bdrv_get_type_hint(BlockDriverState *bs);
|
2004-11-16 02:45:27 +01:00
|
|
|
int bdrv_get_translation_hint(BlockDriverState *bs);
|
2004-03-14 22:44:30 +01:00
|
|
|
int bdrv_is_removable(BlockDriverState *bs);
|
|
|
|
int bdrv_is_read_only(BlockDriverState *bs);
|
|
|
|
int bdrv_is_inserted(BlockDriverState *bs);
|
2006-08-19 13:45:59 +02:00
|
|
|
int bdrv_media_changed(BlockDriverState *bs);
|
2004-03-14 22:44:30 +01:00
|
|
|
int bdrv_is_locked(BlockDriverState *bs);
|
|
|
|
void bdrv_set_locked(BlockDriverState *bs, int locked);
|
2006-08-19 13:45:59 +02:00
|
|
|
void bdrv_eject(BlockDriverState *bs, int eject_flag);
|
2007-09-16 23:08:06 +02:00
|
|
|
void bdrv_set_change_cb(BlockDriverState *bs,
|
2004-03-14 22:44:30 +01:00
|
|
|
void (*change_cb)(void *opaque), void *opaque);
|
2004-08-01 23:59:26 +02:00
|
|
|
void bdrv_get_format(BlockDriverState *bs, char *buf, int buf_size);
|
2004-03-14 22:44:30 +01:00
|
|
|
void bdrv_info(void);
|
|
|
|
BlockDriverState *bdrv_find(const char *name);
|
2004-07-14 19:28:13 +02:00
|
|
|
void bdrv_iterate(void (*it)(void *opaque, const char *name), void *opaque);
|
2004-08-01 23:59:26 +02:00
|
|
|
int bdrv_is_encrypted(BlockDriverState *bs);
|
|
|
|
int bdrv_set_key(BlockDriverState *bs, const char *key);
|
2007-09-16 23:08:06 +02:00
|
|
|
void bdrv_iterate_format(void (*it)(void *opaque, const char *name),
|
2004-08-01 23:59:26 +02:00
|
|
|
void *opaque);
|
|
|
|
const char *bdrv_get_device_name(BlockDriverState *bs);
|
2007-09-16 23:08:06 +02:00
|
|
|
int bdrv_write_compressed(BlockDriverState *bs, int64_t sector_num,
|
2006-08-05 23:31:00 +02:00
|
|
|
const uint8_t *buf, int nb_sectors);
|
|
|
|
int bdrv_get_info(BlockDriverState *bs, BlockDriverInfo *bdi);
|
2004-03-14 22:44:30 +01:00
|
|
|
|
2007-09-16 23:08:06 +02:00
|
|
|
void bdrv_get_backing_filename(BlockDriverState *bs,
|
2006-08-01 18:21:11 +02:00
|
|
|
char *filename, int filename_size);
|
2007-09-16 23:08:06 +02:00
|
|
|
int bdrv_snapshot_create(BlockDriverState *bs,
|
2006-08-05 23:31:00 +02:00
|
|
|
QEMUSnapshotInfo *sn_info);
|
2007-09-16 23:08:06 +02:00
|
|
|
int bdrv_snapshot_goto(BlockDriverState *bs,
|
2006-08-05 23:31:00 +02:00
|
|
|
const char *snapshot_id);
|
|
|
|
int bdrv_snapshot_delete(BlockDriverState *bs, const char *snapshot_id);
|
2007-09-16 23:08:06 +02:00
|
|
|
int bdrv_snapshot_list(BlockDriverState *bs,
|
2006-08-05 23:31:00 +02:00
|
|
|
QEMUSnapshotInfo **psn_info);
|
|
|
|
char *bdrv_snapshot_dump(char *buf, int buf_size, QEMUSnapshotInfo *sn);
|
|
|
|
|
|
|
|
char *get_human_readable_size(char *buf, int buf_size, int64_t size);
|
2006-08-01 18:21:11 +02:00
|
|
|
int path_is_absolute(const char *path);
|
|
|
|
void path_combine(char *dest, int dest_size,
|
|
|
|
const char *base_path,
|
|
|
|
const char *filename);
|
2004-08-01 23:59:26 +02:00
|
|
|
|
|
|
|
#ifndef QEMU_TOOL
|
2005-06-05 16:50:39 +02:00
|
|
|
|
2007-09-16 23:08:06 +02:00
|
|
|
typedef void QEMUMachineInitFunc(int ram_size, int vga_ram_size,
|
2005-06-05 16:50:39 +02:00
|
|
|
int boot_device,
|
|
|
|
DisplayState *ds, const char **fd_filename, int snapshot,
|
|
|
|
const char *kernel_filename, const char *kernel_cmdline,
|
2007-03-05 20:44:02 +01:00
|
|
|
const char *initrd_filename, const char *cpu_model);
|
2005-06-05 16:50:39 +02:00
|
|
|
|
|
|
|
typedef struct QEMUMachine {
|
|
|
|
const char *name;
|
|
|
|
const char *desc;
|
|
|
|
QEMUMachineInitFunc *init;
|
|
|
|
struct QEMUMachine *next;
|
|
|
|
} QEMUMachine;
|
|
|
|
|
|
|
|
int qemu_register_machine(QEMUMachine *m);
|
|
|
|
|
|
|
|
typedef void SetIRQFunc(void *opaque, int irq_num, int level);
|
|
|
|
|
2007-03-05 20:44:02 +01:00
|
|
|
#if defined(TARGET_PPC)
|
|
|
|
void ppc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
|
|
|
|
#endif
|
|
|
|
|
2007-03-18 01:30:29 +01:00
|
|
|
#if defined(TARGET_MIPS)
|
|
|
|
void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
|
|
|
|
#endif
|
|
|
|
|
2007-04-07 20:14:41 +02:00
|
|
|
#include "hw/irq.h"
|
|
|
|
|
2004-04-29 00:26:05 +02:00
|
|
|
/* ISA bus */
|
|
|
|
|
|
|
|
extern target_phys_addr_t isa_mem_base;
|
|
|
|
|
|
|
|
typedef void (IOPortWriteFunc)(void *opaque, uint32_t address, uint32_t data);
|
|
|
|
typedef uint32_t (IOPortReadFunc)(void *opaque, uint32_t address);
|
|
|
|
|
2007-09-16 23:08:06 +02:00
|
|
|
int register_ioport_read(int start, int length, int size,
|
2004-04-29 00:26:05 +02:00
|
|
|
IOPortReadFunc *func, void *opaque);
|
2007-09-16 23:08:06 +02:00
|
|
|
int register_ioport_write(int start, int length, int size,
|
2004-04-29 00:26:05 +02:00
|
|
|
IOPortWriteFunc *func, void *opaque);
|
2004-05-19 01:05:28 +02:00
|
|
|
void isa_unassign_ioport(int start, int length);
|
|
|
|
|
2006-09-18 03:15:29 +02:00
|
|
|
void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size);
|
|
|
|
|
2004-05-19 01:05:28 +02:00
|
|
|
/* PCI bus */
|
|
|
|
|
|
|
|
extern target_phys_addr_t pci_mem_base;
|
|
|
|
|
2004-06-21 21:43:00 +02:00
|
|
|
typedef struct PCIBus PCIBus;
|
2004-05-19 01:05:28 +02:00
|
|
|
typedef struct PCIDevice PCIDevice;
|
|
|
|
|
2007-09-16 23:08:06 +02:00
|
|
|
typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
|
2004-05-19 01:05:28 +02:00
|
|
|
uint32_t address, uint32_t data, int len);
|
2007-09-16 23:08:06 +02:00
|
|
|
typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
|
2004-05-19 01:05:28 +02:00
|
|
|
uint32_t address, int len);
|
2007-09-16 23:08:06 +02:00
|
|
|
typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
|
2004-05-19 01:05:28 +02:00
|
|
|
uint32_t addr, uint32_t size, int type);
|
|
|
|
|
|
|
|
#define PCI_ADDRESS_SPACE_MEM 0x00
|
|
|
|
#define PCI_ADDRESS_SPACE_IO 0x01
|
|
|
|
#define PCI_ADDRESS_SPACE_MEM_PREFETCH 0x08
|
|
|
|
|
|
|
|
typedef struct PCIIORegion {
|
2004-05-20 14:47:45 +02:00
|
|
|
uint32_t addr; /* current PCI mapping address. -1 means not mapped */
|
2004-05-19 01:05:28 +02:00
|
|
|
uint32_t size;
|
|
|
|
uint8_t type;
|
|
|
|
PCIMapIORegionFunc *map_func;
|
|
|
|
} PCIIORegion;
|
|
|
|
|
2004-06-03 16:06:32 +02:00
|
|
|
#define PCI_ROM_SLOT 6
|
|
|
|
#define PCI_NUM_REGIONS 7
|
2006-05-13 18:11:23 +02:00
|
|
|
|
|
|
|
#define PCI_DEVICES_MAX 64
|
|
|
|
|
|
|
|
#define PCI_VENDOR_ID 0x00 /* 16 bits */
|
|
|
|
#define PCI_DEVICE_ID 0x02 /* 16 bits */
|
|
|
|
#define PCI_COMMAND 0x04 /* 16 bits */
|
|
|
|
#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
|
|
|
|
#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
|
|
|
|
#define PCI_CLASS_DEVICE 0x0a /* Device class */
|
|
|
|
#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
|
|
|
|
#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
|
|
|
|
#define PCI_MIN_GNT 0x3e /* 8 bits */
|
|
|
|
#define PCI_MAX_LAT 0x3f /* 8 bits */
|
|
|
|
|
2004-05-19 01:05:28 +02:00
|
|
|
struct PCIDevice {
|
|
|
|
/* PCI config space */
|
|
|
|
uint8_t config[256];
|
|
|
|
|
|
|
|
/* the following fields are read only */
|
2004-06-21 21:43:00 +02:00
|
|
|
PCIBus *bus;
|
2004-05-19 01:05:28 +02:00
|
|
|
int devfn;
|
|
|
|
char name[64];
|
2004-06-03 16:06:32 +02:00
|
|
|
PCIIORegion io_regions[PCI_NUM_REGIONS];
|
2007-09-17 10:09:54 +02:00
|
|
|
|
2004-05-19 01:05:28 +02:00
|
|
|
/* do not access the following fields */
|
|
|
|
PCIConfigReadFunc *config_read;
|
|
|
|
PCIConfigWriteFunc *config_write;
|
2006-05-13 18:11:23 +02:00
|
|
|
/* ??? This is a PC-specific hack, and should be removed. */
|
2004-05-20 14:47:45 +02:00
|
|
|
int irq_index;
|
2006-09-24 02:16:34 +02:00
|
|
|
|
2007-04-07 20:14:41 +02:00
|
|
|
/* IRQ objects for the INTA-INTD pins. */
|
|
|
|
qemu_irq *irq;
|
|
|
|
|
2006-09-24 02:16:34 +02:00
|
|
|
/* Current IRQ levels. Used internally by the generic PCI code. */
|
|
|
|
int irq_state[4];
|
2004-05-19 01:05:28 +02:00
|
|
|
};
|
|
|
|
|
2004-06-21 21:43:00 +02:00
|
|
|
PCIDevice *pci_register_device(PCIBus *bus, const char *name,
|
|
|
|
int instance_size, int devfn,
|
2007-09-16 23:08:06 +02:00
|
|
|
PCIConfigReadFunc *config_read,
|
2004-05-19 01:05:28 +02:00
|
|
|
PCIConfigWriteFunc *config_write);
|
|
|
|
|
2007-09-16 23:08:06 +02:00
|
|
|
void pci_register_io_region(PCIDevice *pci_dev, int region_num,
|
|
|
|
uint32_t size, int type,
|
2004-05-19 01:05:28 +02:00
|
|
|
PCIMapIORegionFunc *map_func);
|
|
|
|
|
2007-09-16 23:08:06 +02:00
|
|
|
uint32_t pci_default_read_config(PCIDevice *d,
|
2004-05-20 14:47:45 +02:00
|
|
|
uint32_t address, int len);
|
2007-09-16 23:08:06 +02:00
|
|
|
void pci_default_write_config(PCIDevice *d,
|
2004-05-20 14:47:45 +02:00
|
|
|
uint32_t address, uint32_t val, int len);
|
2006-08-17 12:45:20 +02:00
|
|
|
void pci_device_save(PCIDevice *s, QEMUFile *f);
|
|
|
|
int pci_device_load(PCIDevice *s, QEMUFile *f);
|
2004-05-20 14:47:45 +02:00
|
|
|
|
2007-04-07 20:14:41 +02:00
|
|
|
typedef void (*pci_set_irq_fn)(qemu_irq *pic, int irq_num, int level);
|
2006-09-24 02:16:34 +02:00
|
|
|
typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
|
|
|
|
PCIBus *pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
|
2007-04-07 20:14:41 +02:00
|
|
|
qemu_irq *pic, int devfn_min, int nirq);
|
2006-05-13 18:11:23 +02:00
|
|
|
|
2007-01-10 17:17:21 +01:00
|
|
|
void pci_nic_init(PCIBus *bus, NICInfo *nd, int devfn);
|
2006-05-13 18:11:23 +02:00
|
|
|
void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len);
|
|
|
|
uint32_t pci_data_read(void *opaque, uint32_t addr, int len);
|
|
|
|
int pci_bus_num(PCIBus *s);
|
2006-09-24 19:01:44 +02:00
|
|
|
void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d));
|
2004-05-23 21:09:22 +02:00
|
|
|
|
2004-05-20 14:47:45 +02:00
|
|
|
void pci_info(void);
|
2006-09-24 19:01:44 +02:00
|
|
|
PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint32_t id,
|
|
|
|
pci_map_irq_fn map_irq, const char *name);
|
2004-04-29 00:26:05 +02:00
|
|
|
|
2006-05-13 18:11:23 +02:00
|
|
|
/* prep_pci.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
PCIBus *pci_prep_init(qemu_irq *pic);
|
2004-05-27 00:13:53 +02:00
|
|
|
|
2006-05-13 18:11:23 +02:00
|
|
|
/* grackle_pci.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
PCIBus *pci_grackle_init(uint32_t base, qemu_irq *pic);
|
2006-05-13 18:11:23 +02:00
|
|
|
|
|
|
|
/* unin_pci.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
PCIBus *pci_pmac_init(qemu_irq *pic);
|
2006-05-13 18:11:23 +02:00
|
|
|
|
|
|
|
/* apb_pci.c */
|
2007-06-01 19:03:05 +02:00
|
|
|
PCIBus *pci_apb_init(target_phys_addr_t special_base, target_phys_addr_t mem_base,
|
2007-04-07 20:14:41 +02:00
|
|
|
qemu_irq *pic);
|
2006-05-13 18:11:23 +02:00
|
|
|
|
2007-04-07 20:14:41 +02:00
|
|
|
PCIBus *pci_vpb_init(qemu_irq *pic, int irq, int realview);
|
2006-05-13 18:11:23 +02:00
|
|
|
|
|
|
|
/* piix_pci.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
|
2006-09-24 20:49:43 +02:00
|
|
|
void i440fx_set_smm(PCIDevice *d, int val);
|
2007-01-10 17:23:41 +01:00
|
|
|
int piix3_init(PCIBus *bus, int devfn);
|
2006-09-24 20:49:43 +02:00
|
|
|
void i440fx_init_memory_mappings(PCIDevice *d);
|
2006-02-05 05:14:41 +01:00
|
|
|
|
2007-01-16 00:58:11 +01:00
|
|
|
int piix4_init(PCIBus *bus, int devfn);
|
|
|
|
|
2004-06-21 18:46:35 +02:00
|
|
|
/* openpic.c */
|
2007-04-10 00:45:36 +02:00
|
|
|
/* OpenPIC have 5 outputs per CPU connected and one IRQ out single output */
|
2007-03-30 11:38:04 +02:00
|
|
|
enum {
|
2007-04-10 00:45:36 +02:00
|
|
|
OPENPIC_OUTPUT_INT = 0, /* IRQ */
|
|
|
|
OPENPIC_OUTPUT_CINT, /* critical IRQ */
|
|
|
|
OPENPIC_OUTPUT_MCK, /* Machine check event */
|
|
|
|
OPENPIC_OUTPUT_DEBUG, /* Inconditional debug event */
|
|
|
|
OPENPIC_OUTPUT_RESET, /* Core reset event */
|
|
|
|
OPENPIC_OUTPUT_NB,
|
2007-03-30 11:38:04 +02:00
|
|
|
};
|
2007-04-10 00:45:36 +02:00
|
|
|
qemu_irq *openpic_init (PCIBus *bus, int *pmem_index, int nb_cpus,
|
|
|
|
qemu_irq **irqs, qemu_irq irq_out);
|
2004-06-21 18:46:35 +02:00
|
|
|
|
2005-06-05 16:50:39 +02:00
|
|
|
/* heathrow_pic.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
qemu_irq *heathrow_pic_init(int *pmem_index);
|
2005-06-05 16:50:39 +02:00
|
|
|
|
2007-01-15 19:32:02 +01:00
|
|
|
/* gt64xxx.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
PCIBus *pci_gt64120_init(qemu_irq *pic);
|
2007-01-15 19:32:02 +01:00
|
|
|
|
2005-12-18 21:34:32 +01:00
|
|
|
#ifdef HAS_AUDIO
|
|
|
|
struct soundhw {
|
|
|
|
const char *name;
|
|
|
|
const char *descr;
|
|
|
|
int enabled;
|
|
|
|
int isa;
|
|
|
|
union {
|
2007-04-07 20:14:41 +02:00
|
|
|
int (*init_isa) (AudioState *s, qemu_irq *pic);
|
2005-12-18 21:34:32 +01:00
|
|
|
int (*init_pci) (PCIBus *bus, AudioState *s);
|
|
|
|
} init;
|
|
|
|
};
|
|
|
|
|
|
|
|
extern struct soundhw soundhw[];
|
|
|
|
#endif
|
|
|
|
|
2003-08-10 23:52:11 +02:00
|
|
|
/* vga.c */
|
|
|
|
|
2007-04-21 21:45:49 +02:00
|
|
|
#ifndef TARGET_SPARC
|
2006-06-13 17:57:21 +02:00
|
|
|
#define VGA_RAM_SIZE (8192 * 1024)
|
2007-04-21 21:45:49 +02:00
|
|
|
#else
|
|
|
|
#define VGA_RAM_SIZE (9 * 1024 * 1024)
|
|
|
|
#endif
|
2003-08-10 23:52:11 +02:00
|
|
|
|
2004-07-14 19:28:13 +02:00
|
|
|
struct DisplayState {
|
2003-08-10 23:52:11 +02:00
|
|
|
uint8_t *data;
|
|
|
|
int linesize;
|
|
|
|
int depth;
|
2006-05-11 00:17:36 +02:00
|
|
|
int bgr; /* BGR color order instead of RGB. Only valid for depth == 32 */
|
2004-07-14 19:28:13 +02:00
|
|
|
int width;
|
|
|
|
int height;
|
2006-04-30 23:28:36 +02:00
|
|
|
void *opaque;
|
2007-06-08 03:57:56 +02:00
|
|
|
QEMUTimer *gui_timer;
|
2006-04-30 23:28:36 +02:00
|
|
|
|
2003-08-10 23:52:11 +02:00
|
|
|
void (*dpy_update)(struct DisplayState *s, int x, int y, int w, int h);
|
|
|
|
void (*dpy_resize)(struct DisplayState *s, int w, int h);
|
|
|
|
void (*dpy_refresh)(struct DisplayState *s);
|
2007-04-02 03:10:46 +02:00
|
|
|
void (*dpy_copy)(struct DisplayState *s, int src_x, int src_y,
|
|
|
|
int dst_x, int dst_y, int w, int h);
|
|
|
|
void (*dpy_fill)(struct DisplayState *s, int x, int y,
|
|
|
|
int w, int h, uint32_t c);
|
|
|
|
void (*mouse_set)(int x, int y, int on);
|
|
|
|
void (*cursor_define)(int width, int height, int bpp, int hot_x, int hot_y,
|
|
|
|
uint8_t *image, uint8_t *mask);
|
2004-07-14 19:28:13 +02:00
|
|
|
};
|
2003-08-10 23:52:11 +02:00
|
|
|
|
|
|
|
static inline void dpy_update(DisplayState *s, int x, int y, int w, int h)
|
|
|
|
{
|
|
|
|
s->dpy_update(s, x, y, w, h);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void dpy_resize(DisplayState *s, int w, int h)
|
|
|
|
{
|
|
|
|
s->dpy_resize(s, w, h);
|
|
|
|
}
|
|
|
|
|
2007-09-16 23:08:06 +02:00
|
|
|
int isa_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
|
2006-08-17 12:45:20 +02:00
|
|
|
unsigned long vga_ram_offset, int vga_ram_size);
|
2007-09-16 23:08:06 +02:00
|
|
|
int pci_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
|
2006-08-17 12:45:20 +02:00
|
|
|
unsigned long vga_ram_offset, int vga_ram_size,
|
|
|
|
unsigned long vga_bios_offset, int vga_bios_size);
|
2007-04-29 03:47:26 +02:00
|
|
|
int isa_vga_mm_init(DisplayState *ds, uint8_t *vga_ram_base,
|
|
|
|
unsigned long vga_ram_offset, int vga_ram_size,
|
|
|
|
target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
|
|
|
|
int it_shift);
|
2003-08-10 23:52:11 +02:00
|
|
|
|
2004-06-05 12:32:30 +02:00
|
|
|
/* cirrus_vga.c */
|
2007-09-16 23:08:06 +02:00
|
|
|
void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
|
2004-06-05 12:32:30 +02:00
|
|
|
unsigned long vga_ram_offset, int vga_ram_size);
|
2007-09-16 23:08:06 +02:00
|
|
|
void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
|
2004-06-05 12:32:30 +02:00
|
|
|
unsigned long vga_ram_offset, int vga_ram_size);
|
|
|
|
|
2007-04-02 03:10:46 +02:00
|
|
|
/* vmware_vga.c */
|
|
|
|
void pci_vmsvga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
|
|
|
|
unsigned long vga_ram_offset, int vga_ram_size);
|
|
|
|
|
2003-08-10 23:52:11 +02:00
|
|
|
/* sdl.c */
|
2007-02-18 19:19:32 +01:00
|
|
|
void sdl_display_init(DisplayState *ds, int full_screen, int no_frame);
|
2003-08-10 23:52:11 +02:00
|
|
|
|
2005-03-02 23:22:43 +01:00
|
|
|
/* cocoa.m */
|
|
|
|
void cocoa_display_init(DisplayState *ds, int full_screen);
|
|
|
|
|
2006-04-30 23:28:36 +02:00
|
|
|
/* vnc.c */
|
2007-08-25 03:35:38 +02:00
|
|
|
void vnc_display_init(DisplayState *ds);
|
|
|
|
void vnc_display_close(DisplayState *ds);
|
|
|
|
int vnc_display_open(DisplayState *ds, const char *display);
|
2007-08-25 03:37:05 +02:00
|
|
|
int vnc_display_password(DisplayState *ds, const char *password);
|
2007-02-05 21:20:30 +01:00
|
|
|
void do_info_vnc(void);
|
2006-04-30 23:28:36 +02:00
|
|
|
|
2007-01-24 22:40:21 +01:00
|
|
|
/* x_keymap.c */
|
|
|
|
extern uint8_t _translate_keycode(const int key);
|
|
|
|
|
2003-11-11 14:48:59 +01:00
|
|
|
/* ide.c */
|
|
|
|
#define MAX_DISKS 4
|
|
|
|
|
2006-08-05 23:31:00 +02:00
|
|
|
extern BlockDriverState *bs_table[MAX_DISKS + 1];
|
2007-04-06 18:49:48 +02:00
|
|
|
extern BlockDriverState *sd_bdrv;
|
2007-04-30 04:09:25 +02:00
|
|
|
extern BlockDriverState *mtd_bdrv;
|
2003-11-11 14:48:59 +01:00
|
|
|
|
2007-04-07 20:14:41 +02:00
|
|
|
void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
|
2004-05-19 01:05:28 +02:00
|
|
|
BlockDriverState *hd0, BlockDriverState *hd1);
|
2005-06-05 16:50:39 +02:00
|
|
|
void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
|
|
|
|
int secondary_ide_enabled);
|
2007-04-07 20:14:41 +02:00
|
|
|
void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
|
|
|
|
qemu_irq *pic);
|
2007-06-06 18:26:14 +02:00
|
|
|
void pci_piix4_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
|
|
|
|
qemu_irq *pic);
|
2007-04-07 20:14:41 +02:00
|
|
|
int pmac_ide_init (BlockDriverState **hd_table, qemu_irq irq);
|
2003-11-11 14:48:59 +01:00
|
|
|
|
2006-05-26 01:58:51 +02:00
|
|
|
/* cdrom.c */
|
|
|
|
int cdrom_read_toc(int nb_sectors, uint8_t *buf, int msf, int start_track);
|
|
|
|
int cdrom_read_toc_raw(int nb_sectors, uint8_t *buf, int msf, int session_num);
|
|
|
|
|
2007-02-28 22:36:41 +01:00
|
|
|
/* ds1225y.c */
|
|
|
|
typedef struct ds1225y_t ds1225y_t;
|
2007-06-08 18:45:23 +02:00
|
|
|
ds1225y_t *ds1225y_init(target_phys_addr_t mem_base, const char *filename);
|
2007-02-28 22:36:41 +01:00
|
|
|
|
2005-10-30 19:58:22 +01:00
|
|
|
/* es1370.c */
|
2005-11-05 19:55:28 +01:00
|
|
|
int es1370_init (PCIBus *bus, AudioState *s);
|
2005-10-30 19:58:22 +01:00
|
|
|
|
2004-11-10 00:09:44 +01:00
|
|
|
/* sb16.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
int SB16_init (AudioState *s, qemu_irq *pic);
|
2004-11-10 00:09:44 +01:00
|
|
|
|
|
|
|
/* adlib.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
int Adlib_init (AudioState *s, qemu_irq *pic);
|
2004-11-10 00:09:44 +01:00
|
|
|
|
|
|
|
/* gus.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
int GUS_init (AudioState *s, qemu_irq *pic);
|
2003-11-13 02:46:15 +01:00
|
|
|
|
|
|
|
/* dma.c */
|
2004-11-07 19:04:02 +01:00
|
|
|
typedef int (*DMA_transfer_handler) (void *opaque, int nchan, int pos, int size);
|
2003-11-13 02:46:15 +01:00
|
|
|
int DMA_get_channel_mode (int nchan);
|
2004-11-07 19:04:02 +01:00
|
|
|
int DMA_read_memory (int nchan, void *buf, int pos, int size);
|
|
|
|
int DMA_write_memory (int nchan, void *buf, int pos, int size);
|
2003-11-13 02:46:15 +01:00
|
|
|
void DMA_hold_DREQ (int nchan);
|
|
|
|
void DMA_release_DREQ (int nchan);
|
2004-02-26 00:25:55 +01:00
|
|
|
void DMA_schedule(int nchan);
|
2003-11-13 02:46:15 +01:00
|
|
|
void DMA_run (void);
|
2004-06-21 18:46:35 +02:00
|
|
|
void DMA_init (int high_page_enable);
|
2003-11-13 02:46:15 +01:00
|
|
|
void DMA_register_channel (int nchan,
|
2004-11-07 19:04:02 +01:00
|
|
|
DMA_transfer_handler transfer_handler,
|
|
|
|
void *opaque);
|
2004-01-05 01:02:28 +01:00
|
|
|
/* fdc.c */
|
|
|
|
#define MAX_FD 2
|
|
|
|
extern BlockDriverState *fd_table[MAX_FD];
|
|
|
|
|
2004-03-20 00:05:34 +01:00
|
|
|
typedef struct fdctrl_t fdctrl_t;
|
|
|
|
|
2007-09-16 23:08:06 +02:00
|
|
|
fdctrl_t *fdctrl_init (qemu_irq irq, int dma_chann, int mem_mapped,
|
2007-05-19 14:58:30 +02:00
|
|
|
target_phys_addr_t io_base,
|
2004-03-20 00:05:34 +01:00
|
|
|
BlockDriverState **fds);
|
|
|
|
int fdctrl_get_drive_type(fdctrl_t *fdctrl, int drive_num);
|
2004-01-05 01:02:28 +01:00
|
|
|
|
2007-04-02 14:35:34 +02:00
|
|
|
/* eepro100.c */
|
|
|
|
|
|
|
|
void pci_i82551_init(PCIBus *bus, NICInfo *nd, int devfn);
|
|
|
|
void pci_i82557b_init(PCIBus *bus, NICInfo *nd, int devfn);
|
|
|
|
void pci_i82559er_init(PCIBus *bus, NICInfo *nd, int devfn);
|
|
|
|
|
2004-03-14 13:20:30 +01:00
|
|
|
/* ne2000.c */
|
|
|
|
|
2007-04-07 20:14:41 +02:00
|
|
|
void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
|
2007-01-10 17:17:21 +01:00
|
|
|
void pci_ne2000_init(PCIBus *bus, NICInfo *nd, int devfn);
|
2004-03-14 13:20:30 +01:00
|
|
|
|
2006-02-05 05:14:41 +01:00
|
|
|
/* rtl8139.c */
|
|
|
|
|
2007-01-10 17:17:21 +01:00
|
|
|
void pci_rtl8139_init(PCIBus *bus, NICInfo *nd, int devfn);
|
2006-02-05 05:14:41 +01:00
|
|
|
|
2006-07-04 13:33:00 +02:00
|
|
|
/* pcnet.c */
|
|
|
|
|
2007-01-10 17:17:21 +01:00
|
|
|
void pci_pcnet_init(PCIBus *bus, NICInfo *nd, int devfn);
|
2007-05-27 18:36:10 +02:00
|
|
|
void lance_init(NICInfo *nd, target_phys_addr_t leaddr, void *dma_opaque,
|
2007-08-16 21:56:27 +02:00
|
|
|
qemu_irq irq, qemu_irq *reset);
|
2006-09-03 18:09:07 +02:00
|
|
|
|
2007-03-20 17:45:27 +01:00
|
|
|
/* vmmouse.c */
|
|
|
|
void *vmmouse_init(void *m);
|
2006-07-04 13:33:00 +02:00
|
|
|
|
2007-08-26 19:46:00 +02:00
|
|
|
/* vmport.c */
|
|
|
|
#ifdef TARGET_I386
|
|
|
|
void vmport_init(CPUState *env);
|
|
|
|
void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque);
|
|
|
|
#endif
|
|
|
|
|
2004-03-14 13:20:30 +01:00
|
|
|
/* pckbd.c */
|
|
|
|
|
2007-04-16 19:20:48 +02:00
|
|
|
void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
|
2007-06-08 18:45:23 +02:00
|
|
|
void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
|
|
|
|
target_phys_addr_t base, int it_shift);
|
2004-03-14 13:20:30 +01:00
|
|
|
|
|
|
|
/* mc146818rtc.c */
|
|
|
|
|
2004-03-31 21:00:16 +02:00
|
|
|
typedef struct RTCState RTCState;
|
2004-03-14 13:20:30 +01:00
|
|
|
|
2007-04-07 20:14:41 +02:00
|
|
|
RTCState *rtc_init(int base, qemu_irq irq);
|
2007-04-17 18:28:29 +02:00
|
|
|
RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq);
|
2004-03-31 21:00:16 +02:00
|
|
|
void rtc_set_memory(RTCState *s, int addr, int val);
|
|
|
|
void rtc_set_date(RTCState *s, const struct tm *tm);
|
2004-03-14 13:20:30 +01:00
|
|
|
|
|
|
|
/* serial.c */
|
|
|
|
|
2004-03-14 22:44:30 +01:00
|
|
|
typedef struct SerialState SerialState;
|
2007-04-07 20:14:41 +02:00
|
|
|
SerialState *serial_init(int base, qemu_irq irq, CharDriverState *chr);
|
2007-06-08 18:45:23 +02:00
|
|
|
SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
|
2007-04-07 20:14:41 +02:00
|
|
|
qemu_irq irq, CharDriverState *chr,
|
2007-03-31 18:54:14 +02:00
|
|
|
int ioregister);
|
|
|
|
uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
|
|
|
|
void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
|
|
|
|
uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
|
|
|
|
void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
|
|
|
|
uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
|
|
|
|
void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
|
2004-03-14 13:20:30 +01:00
|
|
|
|
2005-01-15 13:02:56 +01:00
|
|
|
/* parallel.c */
|
|
|
|
|
|
|
|
typedef struct ParallelState ParallelState;
|
2007-04-07 20:14:41 +02:00
|
|
|
ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
|
2007-06-18 20:55:46 +02:00
|
|
|
ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);
|
2005-01-15 13:02:56 +01:00
|
|
|
|
2004-03-14 13:20:30 +01:00
|
|
|
/* i8259.c */
|
|
|
|
|
2005-07-02 20:11:44 +02:00
|
|
|
typedef struct PicState2 PicState2;
|
|
|
|
extern PicState2 *isa_pic;
|
2004-03-14 13:20:30 +01:00
|
|
|
void pic_set_irq(int irq, int level);
|
2005-06-05 16:50:39 +02:00
|
|
|
void pic_set_irq_new(void *opaque, int irq, int level);
|
2007-04-07 20:14:41 +02:00
|
|
|
qemu_irq *i8259_init(qemu_irq parent_irq);
|
2005-07-23 21:05:37 +02:00
|
|
|
void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
|
|
|
|
void *alt_irq_opaque);
|
2005-07-02 20:11:44 +02:00
|
|
|
int pic_read_irq(PicState2 *s);
|
|
|
|
void pic_update_irq(PicState2 *s);
|
|
|
|
uint32_t pic_intack_read(PicState2 *s);
|
2004-04-22 01:27:19 +02:00
|
|
|
void pic_info(void);
|
2004-05-21 13:39:07 +02:00
|
|
|
void irq_info(void);
|
2004-03-14 13:20:30 +01:00
|
|
|
|
2005-01-04 00:35:10 +01:00
|
|
|
/* APIC */
|
2005-07-23 21:05:37 +02:00
|
|
|
typedef struct IOAPICState IOAPICState;
|
|
|
|
|
2005-01-04 00:35:10 +01:00
|
|
|
int apic_init(CPUState *env);
|
|
|
|
int apic_get_interrupt(CPUState *env);
|
2005-07-23 21:05:37 +02:00
|
|
|
IOAPICState *ioapic_init(void);
|
|
|
|
void ioapic_set_irq(void *opaque, int vector, int level);
|
2005-01-04 00:35:10 +01:00
|
|
|
|
2004-03-14 13:20:30 +01:00
|
|
|
/* i8254.c */
|
|
|
|
|
|
|
|
#define PIT_FREQ 1193182
|
|
|
|
|
2004-05-04 01:18:25 +02:00
|
|
|
typedef struct PITState PITState;
|
|
|
|
|
2007-04-07 20:14:41 +02:00
|
|
|
PITState *pit_init(int base, qemu_irq irq);
|
2004-05-04 01:18:25 +02:00
|
|
|
void pit_set_gate(PITState *pit, int channel, int val);
|
|
|
|
int pit_get_gate(PITState *pit, int channel);
|
2006-04-24 23:58:30 +02:00
|
|
|
int pit_get_initial_count(PITState *pit, int channel);
|
|
|
|
int pit_get_mode(PITState *pit, int channel);
|
2004-05-04 01:18:25 +02:00
|
|
|
int pit_get_out(PITState *pit, int channel, int64_t current_time);
|
2004-03-14 13:20:30 +01:00
|
|
|
|
2007-06-25 12:57:10 +02:00
|
|
|
/* jazz_led.c */
|
|
|
|
extern void jazz_led_init(DisplayState *ds, target_phys_addr_t base);
|
|
|
|
|
2006-04-24 23:58:30 +02:00
|
|
|
/* pcspk.c */
|
|
|
|
void pcspk_init(PITState *);
|
2007-04-07 20:14:41 +02:00
|
|
|
int pcspk_audio_init(AudioState *, qemu_irq *pic);
|
2006-04-24 23:58:30 +02:00
|
|
|
|
2007-05-23 02:03:59 +02:00
|
|
|
#include "hw/i2c.h"
|
|
|
|
|
2007-02-02 04:13:18 +01:00
|
|
|
#include "hw/smbus.h"
|
|
|
|
|
2006-05-04 00:02:44 +02:00
|
|
|
/* acpi.c */
|
|
|
|
extern int acpi_enabled;
|
2007-05-28 23:01:02 +02:00
|
|
|
i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base);
|
2007-02-02 04:13:18 +01:00
|
|
|
void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
|
2006-05-04 00:02:44 +02:00
|
|
|
void acpi_bios_init(void);
|
|
|
|
|
2004-03-14 13:20:30 +01:00
|
|
|
/* pc.c */
|
2005-06-05 16:50:39 +02:00
|
|
|
extern QEMUMachine pc_machine;
|
2005-11-06 19:20:37 +01:00
|
|
|
extern QEMUMachine isapc_machine;
|
2006-06-14 18:03:05 +02:00
|
|
|
extern int fd_bootchk;
|
2004-03-14 13:20:30 +01:00
|
|
|
|
2005-11-22 00:25:50 +01:00
|
|
|
void ioport_set_a20(int enable);
|
|
|
|
int ioport_get_a20(void);
|
|
|
|
|
2004-04-29 00:26:05 +02:00
|
|
|
/* ppc.c */
|
2005-06-05 16:50:39 +02:00
|
|
|
extern QEMUMachine prep_machine;
|
|
|
|
extern QEMUMachine core99_machine;
|
|
|
|
extern QEMUMachine heathrow_machine;
|
2007-04-24 09:40:49 +02:00
|
|
|
extern QEMUMachine ref405ep_machine;
|
|
|
|
extern QEMUMachine taihu_machine;
|
2005-06-05 16:50:39 +02:00
|
|
|
|
2005-07-02 16:58:51 +02:00
|
|
|
/* mips_r4k.c */
|
|
|
|
extern QEMUMachine mips_machine;
|
|
|
|
|
2007-01-16 00:58:11 +01:00
|
|
|
/* mips_malta.c */
|
|
|
|
extern QEMUMachine mips_malta_machine;
|
|
|
|
|
2007-04-16 19:23:27 +02:00
|
|
|
/* mips_int.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
extern void cpu_mips_irq_init_cpu(CPUState *env);
|
2007-01-24 02:47:51 +01:00
|
|
|
|
2007-04-16 19:23:27 +02:00
|
|
|
/* mips_pica61.c */
|
|
|
|
extern QEMUMachine mips_pica61_machine;
|
|
|
|
|
2006-12-06 22:38:37 +01:00
|
|
|
/* mips_timer.c */
|
|
|
|
extern void cpu_mips_clock_init(CPUState *);
|
|
|
|
extern void cpu_mips_irqctrl_init (void);
|
|
|
|
|
2006-04-27 23:32:09 +02:00
|
|
|
/* shix.c */
|
|
|
|
extern QEMUMachine shix_machine;
|
|
|
|
|
2007-09-29 21:24:41 +02:00
|
|
|
/* r2d.c */
|
|
|
|
extern QEMUMachine r2d_machine;
|
|
|
|
|
2004-05-27 01:29:15 +02:00
|
|
|
#ifdef TARGET_PPC
|
2007-03-30 11:38:04 +02:00
|
|
|
/* PowerPC hardware exceptions management helpers */
|
2007-04-16 22:09:45 +02:00
|
|
|
typedef void (*clk_setup_cb)(void *opaque, uint32_t freq);
|
|
|
|
typedef struct clk_setup_t clk_setup_t;
|
|
|
|
struct clk_setup_t {
|
|
|
|
clk_setup_cb cb;
|
|
|
|
void *opaque;
|
|
|
|
};
|
|
|
|
static inline void clk_setup (clk_setup_t *clk, uint32_t freq)
|
|
|
|
{
|
|
|
|
if (clk->cb != NULL)
|
|
|
|
(*clk->cb)(clk->opaque, freq);
|
|
|
|
}
|
|
|
|
|
|
|
|
clk_setup_cb cpu_ppc_tb_init (CPUState *env, uint32_t freq);
|
2007-04-12 23:11:03 +02:00
|
|
|
/* Embedded PowerPC DCR management */
|
|
|
|
typedef target_ulong (*dcr_read_cb)(void *opaque, int dcrn);
|
|
|
|
typedef void (*dcr_write_cb)(void *opaque, int dcrn, target_ulong val);
|
|
|
|
int ppc_dcr_init (CPUState *env, int (*dcr_read_error)(int dcrn),
|
|
|
|
int (*dcr_write_error)(int dcrn));
|
|
|
|
int ppc_dcr_register (CPUState *env, int dcrn, void *opaque,
|
|
|
|
dcr_read_cb drc_read, dcr_write_cb dcr_write);
|
2007-04-16 22:09:45 +02:00
|
|
|
clk_setup_cb ppc_emb_timers_init (CPUState *env, uint32_t freq);
|
2007-04-19 10:42:21 +02:00
|
|
|
/* Embedded PowerPC reset */
|
|
|
|
void ppc40x_core_reset (CPUState *env);
|
|
|
|
void ppc40x_chip_reset (CPUState *env);
|
|
|
|
void ppc40x_system_reset (CPUState *env);
|
2004-05-27 01:29:15 +02:00
|
|
|
#endif
|
2004-05-27 00:55:16 +02:00
|
|
|
void PREP_debug_write (void *opaque, uint32_t addr, uint32_t val);
|
2004-05-27 00:13:53 +02:00
|
|
|
|
|
|
|
extern CPUWriteMemoryFunc *PPC_io_write[];
|
|
|
|
extern CPUReadMemoryFunc *PPC_io_read[];
|
2005-06-05 16:50:39 +02:00
|
|
|
void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val);
|
2004-04-29 00:26:05 +02:00
|
|
|
|
2004-10-01 00:22:08 +02:00
|
|
|
/* sun4m.c */
|
2007-04-01 17:55:28 +02:00
|
|
|
extern QEMUMachine ss5_machine, ss10_machine;
|
2004-10-01 00:22:08 +02:00
|
|
|
|
|
|
|
/* iommu.c */
|
2007-05-19 14:58:30 +02:00
|
|
|
void *iommu_init(target_phys_addr_t addr);
|
2006-09-03 18:09:07 +02:00
|
|
|
void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
|
2006-08-29 06:52:16 +02:00
|
|
|
uint8_t *buf, int len, int is_write);
|
2006-09-03 18:09:07 +02:00
|
|
|
static inline void sparc_iommu_memory_read(void *opaque,
|
|
|
|
target_phys_addr_t addr,
|
|
|
|
uint8_t *buf, int len)
|
|
|
|
{
|
|
|
|
sparc_iommu_memory_rw(opaque, addr, buf, len, 0);
|
|
|
|
}
|
2004-10-01 00:22:08 +02:00
|
|
|
|
2006-09-03 18:09:07 +02:00
|
|
|
static inline void sparc_iommu_memory_write(void *opaque,
|
|
|
|
target_phys_addr_t addr,
|
|
|
|
uint8_t *buf, int len)
|
|
|
|
{
|
|
|
|
sparc_iommu_memory_rw(opaque, addr, buf, len, 1);
|
|
|
|
}
|
2004-10-01 00:22:08 +02:00
|
|
|
|
|
|
|
/* tcx.c */
|
2007-05-19 14:58:30 +02:00
|
|
|
void tcx_init(DisplayState *ds, target_phys_addr_t addr, uint8_t *vram_base,
|
|
|
|
unsigned long vram_offset, int vram_size, int width, int height,
|
2007-04-21 21:45:49 +02:00
|
|
|
int depth);
|
2004-12-20 00:18:01 +01:00
|
|
|
|
|
|
|
/* slavio_intctl.c */
|
2007-05-19 14:58:30 +02:00
|
|
|
void *slavio_intctl_init(target_phys_addr_t addr, target_phys_addr_t addrg,
|
2007-04-07 20:14:41 +02:00
|
|
|
const uint32_t *intbit_to_level,
|
2007-05-27 18:37:49 +02:00
|
|
|
qemu_irq **irq, qemu_irq **cpu_irq,
|
2007-05-27 18:42:29 +02:00
|
|
|
qemu_irq **parent_irq, unsigned int cputimer);
|
2004-12-20 00:18:01 +01:00
|
|
|
void slavio_pic_info(void *opaque);
|
|
|
|
void slavio_irq_info(void *opaque);
|
2004-10-01 00:22:08 +02:00
|
|
|
|
2006-04-23 19:12:42 +02:00
|
|
|
/* loader.c */
|
|
|
|
int get_image_size(const char *filename);
|
|
|
|
int load_image(const char *filename, uint8_t *addr);
|
2007-04-01 19:56:37 +02:00
|
|
|
int load_elf(const char *filename, int64_t virt_to_phys_addend,
|
|
|
|
uint64_t *pentry, uint64_t *lowaddr, uint64_t *highaddr);
|
2004-12-20 00:18:01 +01:00
|
|
|
int load_aout(const char *filename, uint8_t *addr);
|
2007-03-07 00:52:01 +01:00
|
|
|
int load_uboot(const char *filename, target_ulong *ep, int *is_linux);
|
2004-12-20 00:18:01 +01:00
|
|
|
|
|
|
|
/* slavio_timer.c */
|
2007-10-06 13:25:43 +02:00
|
|
|
void slavio_timer_init_all(target_phys_addr_t base, qemu_irq master_irq,
|
|
|
|
qemu_irq *cpu_irqs);
|
2004-10-04 23:23:09 +02:00
|
|
|
|
2004-12-20 00:18:01 +01:00
|
|
|
/* slavio_serial.c */
|
2007-05-19 14:58:30 +02:00
|
|
|
SerialState *slavio_serial_init(target_phys_addr_t base, qemu_irq irq,
|
|
|
|
CharDriverState *chr1, CharDriverState *chr2);
|
|
|
|
void slavio_serial_ms_kbd_init(target_phys_addr_t base, qemu_irq irq);
|
2004-10-01 00:22:08 +02:00
|
|
|
|
2005-07-02 16:31:34 +02:00
|
|
|
/* slavio_misc.c */
|
2007-05-19 14:58:30 +02:00
|
|
|
void *slavio_misc_init(target_phys_addr_t base, target_phys_addr_t power_base,
|
|
|
|
qemu_irq irq);
|
2005-07-02 16:31:34 +02:00
|
|
|
void slavio_set_power_fail(void *opaque, int power_failing);
|
|
|
|
|
2005-03-13 10:43:36 +01:00
|
|
|
/* esp.c */
|
2006-12-24 18:12:43 +01:00
|
|
|
void esp_scsi_attach(void *opaque, BlockDriverState *bd, int id);
|
2007-05-19 14:58:30 +02:00
|
|
|
void *esp_init(BlockDriverState **bd, target_phys_addr_t espaddr,
|
2007-08-16 21:56:27 +02:00
|
|
|
void *dma_opaque, qemu_irq irq, qemu_irq *reset);
|
2006-09-03 18:09:07 +02:00
|
|
|
|
|
|
|
/* sparc32_dma.c */
|
2007-05-27 18:36:10 +02:00
|
|
|
void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq,
|
2007-08-16 21:56:27 +02:00
|
|
|
void *iommu, qemu_irq **dev_irq, qemu_irq **reset);
|
2007-09-16 23:08:06 +02:00
|
|
|
void ledma_memory_read(void *opaque, target_phys_addr_t addr,
|
2006-09-03 21:48:17 +02:00
|
|
|
uint8_t *buf, int len, int do_bswap);
|
2007-09-16 23:08:06 +02:00
|
|
|
void ledma_memory_write(void *opaque, target_phys_addr_t addr,
|
2006-09-03 21:48:17 +02:00
|
|
|
uint8_t *buf, int len, int do_bswap);
|
2006-09-03 18:09:07 +02:00
|
|
|
void espdma_memory_read(void *opaque, uint8_t *buf, int len);
|
|
|
|
void espdma_memory_write(void *opaque, uint8_t *buf, int len);
|
2005-03-13 10:43:36 +01:00
|
|
|
|
2006-09-10 21:25:12 +02:00
|
|
|
/* cs4231.c */
|
|
|
|
void cs_init(target_phys_addr_t base, int irq, void *intctl);
|
|
|
|
|
2005-07-02 16:31:34 +02:00
|
|
|
/* sun4u.c */
|
|
|
|
extern QEMUMachine sun4u_machine;
|
|
|
|
|
2004-05-27 00:55:16 +02:00
|
|
|
/* NVRAM helpers */
|
|
|
|
#include "hw/m48t59.h"
|
|
|
|
|
|
|
|
void NVRAM_set_byte (m48t59_t *nvram, uint32_t addr, uint8_t value);
|
|
|
|
uint8_t NVRAM_get_byte (m48t59_t *nvram, uint32_t addr);
|
|
|
|
void NVRAM_set_word (m48t59_t *nvram, uint32_t addr, uint16_t value);
|
|
|
|
uint16_t NVRAM_get_word (m48t59_t *nvram, uint32_t addr);
|
|
|
|
void NVRAM_set_lword (m48t59_t *nvram, uint32_t addr, uint32_t value);
|
|
|
|
uint32_t NVRAM_get_lword (m48t59_t *nvram, uint32_t addr);
|
|
|
|
void NVRAM_set_string (m48t59_t *nvram, uint32_t addr,
|
|
|
|
const unsigned char *str, uint32_t max);
|
|
|
|
int NVRAM_get_string (m48t59_t *nvram, uint8_t *dst, uint16_t addr, int max);
|
|
|
|
void NVRAM_set_crc (m48t59_t *nvram, uint32_t addr,
|
|
|
|
uint32_t start, uint32_t count);
|
|
|
|
int PPC_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size,
|
|
|
|
const unsigned char *arch,
|
|
|
|
uint32_t RAM_size, int boot_device,
|
|
|
|
uint32_t kernel_image, uint32_t kernel_size,
|
2004-06-21 18:46:35 +02:00
|
|
|
const char *cmdline,
|
2004-05-27 00:55:16 +02:00
|
|
|
uint32_t initrd_image, uint32_t initrd_size,
|
2004-06-21 18:46:35 +02:00
|
|
|
uint32_t NVRAM_image,
|
|
|
|
int width, int height, int depth);
|
2004-05-27 00:55:16 +02:00
|
|
|
|
2004-06-03 20:45:02 +02:00
|
|
|
/* adb.c */
|
|
|
|
|
|
|
|
#define MAX_ADB_DEVICES 16
|
|
|
|
|
2004-06-22 00:46:10 +02:00
|
|
|
#define ADB_MAX_OUT_LEN 16
|
2004-06-03 20:45:02 +02:00
|
|
|
|
2004-06-22 00:46:10 +02:00
|
|
|
typedef struct ADBDevice ADBDevice;
|
2004-06-03 20:45:02 +02:00
|
|
|
|
2004-06-22 00:46:10 +02:00
|
|
|
/* buf = NULL means polling */
|
|
|
|
typedef int ADBDeviceRequest(ADBDevice *d, uint8_t *buf_out,
|
|
|
|
const uint8_t *buf, int len);
|
2004-07-12 22:26:20 +02:00
|
|
|
typedef int ADBDeviceReset(ADBDevice *d);
|
|
|
|
|
2004-06-03 20:45:02 +02:00
|
|
|
struct ADBDevice {
|
|
|
|
struct ADBBusState *bus;
|
|
|
|
int devaddr;
|
|
|
|
int handler;
|
2004-06-22 00:46:10 +02:00
|
|
|
ADBDeviceRequest *devreq;
|
2004-07-12 22:26:20 +02:00
|
|
|
ADBDeviceReset *devreset;
|
2004-06-03 20:45:02 +02:00
|
|
|
void *opaque;
|
|
|
|
};
|
|
|
|
|
|
|
|
typedef struct ADBBusState {
|
|
|
|
ADBDevice devices[MAX_ADB_DEVICES];
|
|
|
|
int nb_devices;
|
2004-06-22 00:46:10 +02:00
|
|
|
int poll_index;
|
2004-06-03 20:45:02 +02:00
|
|
|
} ADBBusState;
|
|
|
|
|
2004-06-22 00:46:10 +02:00
|
|
|
int adb_request(ADBBusState *s, uint8_t *buf_out,
|
|
|
|
const uint8_t *buf, int len);
|
|
|
|
int adb_poll(ADBBusState *s, uint8_t *buf_out);
|
2004-06-03 20:45:02 +02:00
|
|
|
|
2007-09-16 23:08:06 +02:00
|
|
|
ADBDevice *adb_register_device(ADBBusState *s, int devaddr,
|
|
|
|
ADBDeviceRequest *devreq,
|
|
|
|
ADBDeviceReset *devreset,
|
2004-06-03 20:45:02 +02:00
|
|
|
void *opaque);
|
|
|
|
void adb_kbd_init(ADBBusState *bus);
|
|
|
|
void adb_mouse_init(ADBBusState *bus);
|
|
|
|
|
|
|
|
/* cuda.c */
|
|
|
|
|
|
|
|
extern ADBBusState adb_bus;
|
2007-04-07 20:14:41 +02:00
|
|
|
int cuda_init(qemu_irq irq);
|
2004-06-03 20:45:02 +02:00
|
|
|
|
2005-11-05 15:22:28 +01:00
|
|
|
#include "hw/usb.h"
|
|
|
|
|
2005-11-06 17:13:29 +01:00
|
|
|
/* usb ports of the VM */
|
|
|
|
|
2006-05-21 18:30:15 +02:00
|
|
|
void qemu_register_usb_port(USBPort *port, void *opaque, int index,
|
|
|
|
usb_attachfn attach);
|
2005-11-06 17:13:29 +01:00
|
|
|
|
2006-05-21 18:30:15 +02:00
|
|
|
#define VM_USB_HUB_SIZE 8
|
2005-11-06 17:13:29 +01:00
|
|
|
|
|
|
|
void do_usb_add(const char *devname);
|
|
|
|
void do_usb_del(const char *devname);
|
|
|
|
void usb_info(void);
|
|
|
|
|
2006-05-26 01:58:51 +02:00
|
|
|
/* scsi-disk.c */
|
2006-08-12 03:04:27 +02:00
|
|
|
enum scsi_reason {
|
|
|
|
SCSI_REASON_DONE, /* Command complete. */
|
|
|
|
SCSI_REASON_DATA /* Transfer complete, more data required. */
|
|
|
|
};
|
|
|
|
|
2006-05-26 01:58:51 +02:00
|
|
|
typedef struct SCSIDevice SCSIDevice;
|
2006-08-29 06:52:16 +02:00
|
|
|
typedef void (*scsi_completionfn)(void *opaque, int reason, uint32_t tag,
|
|
|
|
uint32_t arg);
|
2006-05-26 01:58:51 +02:00
|
|
|
|
|
|
|
SCSIDevice *scsi_disk_init(BlockDriverState *bdrv,
|
2006-08-29 06:52:16 +02:00
|
|
|
int tcq,
|
2006-05-26 01:58:51 +02:00
|
|
|
scsi_completionfn completion,
|
|
|
|
void *opaque);
|
|
|
|
void scsi_disk_destroy(SCSIDevice *s);
|
|
|
|
|
2006-05-26 23:53:41 +02:00
|
|
|
int32_t scsi_send_command(SCSIDevice *s, uint32_t tag, uint8_t *buf, int lun);
|
2006-08-12 03:04:27 +02:00
|
|
|
/* SCSI data transfers are asynchrnonous. However, unlike the block IO
|
|
|
|
layer the completion routine may be called directly by
|
|
|
|
scsi_{read,write}_data. */
|
2006-08-29 06:52:16 +02:00
|
|
|
void scsi_read_data(SCSIDevice *s, uint32_t tag);
|
|
|
|
int scsi_write_data(SCSIDevice *s, uint32_t tag);
|
|
|
|
void scsi_cancel_io(SCSIDevice *s, uint32_t tag);
|
|
|
|
uint8_t *scsi_get_buf(SCSIDevice *s, uint32_t tag);
|
2006-05-26 01:58:51 +02:00
|
|
|
|
2006-05-30 03:48:12 +02:00
|
|
|
/* lsi53c895a.c */
|
|
|
|
void lsi_scsi_attach(void *opaque, BlockDriverState *bd, int id);
|
|
|
|
void *lsi_scsi_init(PCIBus *bus, int devfn);
|
|
|
|
|
2005-11-26 11:38:39 +01:00
|
|
|
/* integratorcp.c */
|
2007-03-08 04:04:12 +01:00
|
|
|
extern QEMUMachine integratorcp_machine;
|
2005-11-26 11:38:39 +01:00
|
|
|
|
2006-04-09 03:32:52 +02:00
|
|
|
/* versatilepb.c */
|
|
|
|
extern QEMUMachine versatilepb_machine;
|
2006-04-28 01:15:07 +02:00
|
|
|
extern QEMUMachine versatileab_machine;
|
2006-04-09 03:32:52 +02:00
|
|
|
|
2006-09-23 19:40:58 +02:00
|
|
|
/* realview.c */
|
|
|
|
extern QEMUMachine realview_machine;
|
|
|
|
|
2007-04-30 04:22:06 +02:00
|
|
|
/* spitz.c */
|
|
|
|
extern QEMUMachine akitapda_machine;
|
|
|
|
extern QEMUMachine spitzpda_machine;
|
|
|
|
extern QEMUMachine borzoipda_machine;
|
|
|
|
extern QEMUMachine terrierpda_machine;
|
|
|
|
|
2007-07-29 19:57:26 +02:00
|
|
|
/* palm.c */
|
|
|
|
extern QEMUMachine palmte_machine;
|
|
|
|
|
2005-11-26 11:14:03 +01:00
|
|
|
/* ps2.c */
|
|
|
|
void *ps2_kbd_init(void (*update_irq)(void *, int), void *update_arg);
|
|
|
|
void *ps2_mouse_init(void (*update_irq)(void *, int), void *update_arg);
|
|
|
|
void ps2_write_mouse(void *, int val);
|
|
|
|
void ps2_write_keyboard(void *, int val);
|
|
|
|
uint32_t ps2_read_data(void *);
|
|
|
|
void ps2_queue(void *, int b);
|
2006-02-08 05:42:17 +01:00
|
|
|
void ps2_keyboard_set_translation(void *opaque, int mode);
|
2007-03-20 17:45:27 +01:00
|
|
|
void ps2_mouse_fake_event(void *opaque);
|
2005-11-26 11:14:03 +01:00
|
|
|
|
2005-12-04 19:54:21 +01:00
|
|
|
/* smc91c111.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
void smc91c111_init(NICInfo *, uint32_t, qemu_irq);
|
2005-12-04 19:54:21 +01:00
|
|
|
|
2007-06-30 19:32:17 +02:00
|
|
|
/* pl031.c */
|
|
|
|
void pl031_init(uint32_t base, qemu_irq irq);
|
|
|
|
|
2006-02-06 05:11:15 +01:00
|
|
|
/* pl110.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
void *pl110_init(DisplayState *ds, uint32_t base, qemu_irq irq, int);
|
2006-02-06 05:11:15 +01:00
|
|
|
|
2006-04-09 03:32:52 +02:00
|
|
|
/* pl011.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
void pl011_init(uint32_t base, qemu_irq irq, CharDriverState *chr);
|
2006-04-09 03:32:52 +02:00
|
|
|
|
|
|
|
/* pl050.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
void pl050_init(uint32_t base, qemu_irq irq, int is_mouse);
|
2006-04-09 03:32:52 +02:00
|
|
|
|
|
|
|
/* pl080.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
void *pl080_init(uint32_t base, qemu_irq irq, int nchannels);
|
2006-04-09 03:32:52 +02:00
|
|
|
|
2007-04-06 18:49:48 +02:00
|
|
|
/* pl181.c */
|
|
|
|
void pl181_init(uint32_t base, BlockDriverState *bd,
|
2007-04-07 20:14:41 +02:00
|
|
|
qemu_irq irq0, qemu_irq irq1);
|
2007-04-06 18:49:48 +02:00
|
|
|
|
2006-04-09 03:32:52 +02:00
|
|
|
/* pl190.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
qemu_irq *pl190_init(uint32_t base, qemu_irq irq, qemu_irq fiq);
|
2006-04-09 03:32:52 +02:00
|
|
|
|
|
|
|
/* arm-timer.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
void sp804_init(uint32_t base, qemu_irq irq);
|
|
|
|
void icp_pit_init(uint32_t base, qemu_irq *pic, int irq);
|
2006-04-09 03:32:52 +02:00
|
|
|
|
2006-09-23 19:40:58 +02:00
|
|
|
/* arm_sysctl.c */
|
|
|
|
void arm_sysctl_init(uint32_t base, uint32_t sys_id);
|
|
|
|
|
|
|
|
/* arm_gic.c */
|
2007-04-07 20:14:41 +02:00
|
|
|
qemu_irq *arm_gic_init(uint32_t base, qemu_irq parent_irq);
|
2006-09-23 19:40:58 +02:00
|
|
|
|
2006-04-28 01:15:07 +02:00
|
|
|
/* arm_boot.c */
|
|
|
|
|
2007-01-16 19:54:31 +01:00
|
|
|
void arm_load_kernel(CPUState *env, int ram_size, const char *kernel_filename,
|
2006-04-28 01:15:07 +02:00
|
|
|
const char *kernel_cmdline, const char *initrd_filename,
|
2007-04-30 04:24:42 +02:00
|
|
|
int board_id, target_phys_addr_t loader_start);
|
2006-04-28 01:15:07 +02:00
|
|
|
|
2006-04-27 23:32:09 +02:00
|
|
|
/* sh7750.c */
|
|
|
|
struct SH7750State;
|
|
|
|
|
2006-04-28 00:32:36 +02:00
|
|
|
struct SH7750State *sh7750_init(CPUState * cpu);
|
2006-04-27 23:32:09 +02:00
|
|
|
|
|
|
|
typedef struct {
|
|
|
|
/* The callback will be triggered if any of the designated lines change */
|
|
|
|
uint16_t portamask_trigger;
|
|
|
|
uint16_t portbmask_trigger;
|
|
|
|
/* Return 0 if no action was taken */
|
|
|
|
int (*port_change_cb) (uint16_t porta, uint16_t portb,
|
|
|
|
uint16_t * periph_pdtra,
|
|
|
|
uint16_t * periph_portdira,
|
|
|
|
uint16_t * periph_pdtrb,
|
|
|
|
uint16_t * periph_portdirb);
|
|
|
|
} sh7750_io_device;
|
|
|
|
|
|
|
|
int sh7750_register_io_device(struct SH7750State *s,
|
|
|
|
sh7750_io_device * device);
|
2007-09-29 21:40:09 +02:00
|
|
|
/* sh_timer.c */
|
|
|
|
#define TMU012_FEAT_TOCR (1 << 0)
|
|
|
|
#define TMU012_FEAT_3CHAN (1 << 1)
|
|
|
|
#define TMU012_FEAT_EXTCLK (1 << 2)
|
|
|
|
void tmu012_init(uint32_t base, int feat, uint32_t freq);
|
|
|
|
|
2007-09-29 21:43:54 +02:00
|
|
|
/* sh_serial.c */
|
|
|
|
#define SH_SERIAL_FEAT_SCIF (1 << 0)
|
|
|
|
void sh_serial_init (target_phys_addr_t base, int feat,
|
|
|
|
uint32_t freq, CharDriverState *chr);
|
|
|
|
|
2006-04-27 23:32:09 +02:00
|
|
|
/* tc58128.c */
|
|
|
|
int tc58128_init(struct SH7750State *s, char *zone1, char *zone2);
|
|
|
|
|
2006-06-26 00:28:15 +02:00
|
|
|
/* NOR flash devices */
|
2007-04-24 08:52:59 +02:00
|
|
|
#define MAX_PFLASH 4
|
|
|
|
extern BlockDriverState *pflash_table[MAX_PFLASH];
|
2006-06-26 00:28:15 +02:00
|
|
|
typedef struct pflash_t pflash_t;
|
|
|
|
|
2007-06-08 18:45:23 +02:00
|
|
|
pflash_t *pflash_register (target_phys_addr_t base, ram_addr_t off,
|
2006-06-26 00:28:15 +02:00
|
|
|
BlockDriverState *bs,
|
2007-06-08 18:45:23 +02:00
|
|
|
uint32_t sector_len, int nb_blocs, int width,
|
2007-09-16 23:08:06 +02:00
|
|
|
uint16_t id0, uint16_t id1,
|
2006-06-26 00:28:15 +02:00
|
|
|
uint16_t id2, uint16_t id3);
|
|
|
|
|
2007-04-30 04:09:25 +02:00
|
|
|
/* nand.c */
|
|
|
|
struct nand_flash_s;
|
|
|
|
struct nand_flash_s *nand_init(int manf_id, int chip_id);
|
|
|
|
void nand_done(struct nand_flash_s *s);
|
2007-09-16 23:08:06 +02:00
|
|
|
void nand_setpins(struct nand_flash_s *s,
|
2007-04-30 04:09:25 +02:00
|
|
|
int cle, int ale, int ce, int wp, int gnd);
|
|
|
|
void nand_getpins(struct nand_flash_s *s, int *rb);
|
|
|
|
void nand_setio(struct nand_flash_s *s, uint8_t value);
|
|
|
|
uint8_t nand_getio(struct nand_flash_s *s);
|
|
|
|
|
|
|
|
#define NAND_MFR_TOSHIBA 0x98
|
|
|
|
#define NAND_MFR_SAMSUNG 0xec
|
|
|
|
#define NAND_MFR_FUJITSU 0x04
|
|
|
|
#define NAND_MFR_NATIONAL 0x8f
|
|
|
|
#define NAND_MFR_RENESAS 0x07
|
|
|
|
#define NAND_MFR_STMICRO 0x20
|
|
|
|
#define NAND_MFR_HYNIX 0xad
|
|
|
|
#define NAND_MFR_MICRON 0x2c
|
|
|
|
|
2007-09-25 03:17:04 +02:00
|
|
|
/* ecc.c */
|
|
|
|
struct ecc_state_s {
|
|
|
|
uint8_t cp; /* Column parity */
|
|
|
|
uint16_t lp[2]; /* Line parity */
|
|
|
|
uint16_t count;
|
|
|
|
};
|
|
|
|
|
|
|
|
uint8_t ecc_digest(struct ecc_state_s *s, uint8_t sample);
|
|
|
|
void ecc_reset(struct ecc_state_s *s);
|
|
|
|
void ecc_put(QEMUFile *f, struct ecc_state_s *s);
|
|
|
|
void ecc_get(QEMUFile *f, struct ecc_state_s *s);
|
2007-04-30 04:09:25 +02:00
|
|
|
|
2007-04-30 04:33:10 +02:00
|
|
|
/* GPIO */
|
|
|
|
typedef void (*gpio_handler_t)(int line, int level, void *opaque);
|
|
|
|
|
2007-04-30 04:12:42 +02:00
|
|
|
/* ads7846.c */
|
|
|
|
struct ads7846_state_s;
|
|
|
|
uint32_t ads7846_read(void *opaque);
|
|
|
|
void ads7846_write(void *opaque, uint32_t value);
|
|
|
|
struct ads7846_state_s *ads7846_init(qemu_irq penirq);
|
|
|
|
|
2007-04-30 04:14:00 +02:00
|
|
|
/* max111x.c */
|
|
|
|
struct max111x_s;
|
|
|
|
uint32_t max111x_read(void *opaque);
|
|
|
|
void max111x_write(void *opaque, uint32_t value);
|
|
|
|
struct max111x_s *max1110_init(qemu_irq cb);
|
|
|
|
struct max111x_s *max1111_init(qemu_irq cb);
|
|
|
|
void max111x_set_input(struct max111x_s *s, int line, uint8_t value);
|
|
|
|
|
2007-04-30 02:51:09 +02:00
|
|
|
/* PCMCIA/Cardbus */
|
|
|
|
|
|
|
|
struct pcmcia_socket_s {
|
|
|
|
qemu_irq irq;
|
|
|
|
int attached;
|
|
|
|
const char *slot_string;
|
|
|
|
const char *card_string;
|
|
|
|
};
|
|
|
|
|
|
|
|
void pcmcia_socket_register(struct pcmcia_socket_s *socket);
|
|
|
|
void pcmcia_socket_unregister(struct pcmcia_socket_s *socket);
|
|
|
|
void pcmcia_info(void);
|
|
|
|
|
|
|
|
struct pcmcia_card_s {
|
|
|
|
void *state;
|
|
|
|
struct pcmcia_socket_s *slot;
|
|
|
|
int (*attach)(void *state);
|
|
|
|
int (*detach)(void *state);
|
|
|
|
const uint8_t *cis;
|
|
|
|
int cis_len;
|
|
|
|
|
|
|
|
/* Only valid if attached */
|
2007-05-09 22:25:36 +02:00
|
|
|
uint8_t (*attr_read)(void *state, uint32_t address);
|
|
|
|
void (*attr_write)(void *state, uint32_t address, uint8_t value);
|
|
|
|
uint16_t (*common_read)(void *state, uint32_t address);
|
|
|
|
void (*common_write)(void *state, uint32_t address, uint16_t value);
|
|
|
|
uint16_t (*io_read)(void *state, uint32_t address);
|
|
|
|
void (*io_write)(void *state, uint32_t address, uint16_t value);
|
2007-04-30 02:51:09 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
#define CISTPL_DEVICE 0x01 /* 5V Device Information Tuple */
|
|
|
|
#define CISTPL_NO_LINK 0x14 /* No Link Tuple */
|
|
|
|
#define CISTPL_VERS_1 0x15 /* Level 1 Version Tuple */
|
|
|
|
#define CISTPL_JEDEC_C 0x18 /* JEDEC ID Tuple */
|
|
|
|
#define CISTPL_JEDEC_A 0x19 /* JEDEC ID Tuple */
|
|
|
|
#define CISTPL_CONFIG 0x1a /* Configuration Tuple */
|
|
|
|
#define CISTPL_CFTABLE_ENTRY 0x1b /* 16-bit PCCard Configuration */
|
|
|
|
#define CISTPL_DEVICE_OC 0x1c /* Additional Device Information */
|
|
|
|
#define CISTPL_DEVICE_OA 0x1d /* Additional Device Information */
|
|
|
|
#define CISTPL_DEVICE_GEO 0x1e /* Additional Device Information */
|
|
|
|
#define CISTPL_DEVICE_GEO_A 0x1f /* Additional Device Information */
|
|
|
|
#define CISTPL_MANFID 0x20 /* Manufacture ID Tuple */
|
|
|
|
#define CISTPL_FUNCID 0x21 /* Function ID Tuple */
|
|
|
|
#define CISTPL_FUNCE 0x22 /* Function Extension Tuple */
|
|
|
|
#define CISTPL_END 0xff /* Tuple End */
|
|
|
|
#define CISTPL_ENDMARK 0xff
|
|
|
|
|
|
|
|
/* dscm1xxxx.c */
|
|
|
|
struct pcmcia_card_s *dscm1xxxx_init(BlockDriverState *bdrv);
|
|
|
|
|
2007-05-23 03:13:57 +02:00
|
|
|
/* ptimer.c */
|
|
|
|
typedef struct ptimer_state ptimer_state;
|
|
|
|
typedef void (*ptimer_cb)(void *opaque);
|
|
|
|
|
|
|
|
ptimer_state *ptimer_init(QEMUBH *bh);
|
|
|
|
void ptimer_set_period(ptimer_state *s, int64_t period);
|
|
|
|
void ptimer_set_freq(ptimer_state *s, uint32_t freq);
|
2007-05-24 21:48:41 +02:00
|
|
|
void ptimer_set_limit(ptimer_state *s, uint64_t limit, int reload);
|
|
|
|
uint64_t ptimer_get_count(ptimer_state *s);
|
|
|
|
void ptimer_set_count(ptimer_state *s, uint64_t count);
|
2007-05-23 03:13:57 +02:00
|
|
|
void ptimer_run(ptimer_state *s, int oneshot);
|
|
|
|
void ptimer_stop(ptimer_state *s);
|
2007-05-24 21:48:41 +02:00
|
|
|
void qemu_put_ptimer(QEMUFile *f, ptimer_state *s);
|
|
|
|
void qemu_get_ptimer(QEMUFile *f, ptimer_state *s);
|
2007-05-23 03:13:57 +02:00
|
|
|
|
2007-04-30 03:26:42 +02:00
|
|
|
#include "hw/pxa.h"
|
|
|
|
|
2007-07-29 19:57:26 +02:00
|
|
|
#include "hw/omap.h"
|
|
|
|
|
2007-06-03 13:13:39 +02:00
|
|
|
/* mcf_uart.c */
|
|
|
|
uint32_t mcf_uart_read(void *opaque, target_phys_addr_t addr);
|
|
|
|
void mcf_uart_write(void *opaque, target_phys_addr_t addr, uint32_t val);
|
|
|
|
void *mcf_uart_init(qemu_irq irq, CharDriverState *chr);
|
|
|
|
void mcf_uart_mm_init(target_phys_addr_t base, qemu_irq irq,
|
|
|
|
CharDriverState *chr);
|
|
|
|
|
|
|
|
/* mcf_intc.c */
|
|
|
|
qemu_irq *mcf_intc_init(target_phys_addr_t base, CPUState *env);
|
|
|
|
|
2007-06-04 02:31:01 +02:00
|
|
|
/* mcf_fec.c */
|
|
|
|
void mcf_fec_init(NICInfo *nd, target_phys_addr_t base, qemu_irq *irq);
|
|
|
|
|
2007-05-23 21:58:11 +02:00
|
|
|
/* mcf5206.c */
|
|
|
|
qemu_irq *mcf5206_init(uint32_t base, CPUState *env);
|
|
|
|
|
|
|
|
/* an5206.c */
|
|
|
|
extern QEMUMachine an5206_machine;
|
|
|
|
|
2007-06-03 13:13:39 +02:00
|
|
|
/* mcf5208.c */
|
|
|
|
extern QEMUMachine mcf5208evb_machine;
|
|
|
|
|
2007-01-28 02:53:16 +01:00
|
|
|
#include "gdbstub.h"
|
|
|
|
|
2004-08-01 23:59:26 +02:00
|
|
|
#endif /* defined(QEMU_TOOL) */
|
|
|
|
|
2004-03-14 22:44:30 +01:00
|
|
|
/* monitor.c */
|
2004-07-14 19:28:13 +02:00
|
|
|
void monitor_init(CharDriverState *hd, int show_banner);
|
2004-08-01 23:59:26 +02:00
|
|
|
void term_puts(const char *str);
|
|
|
|
void term_vprintf(const char *fmt, va_list ap);
|
2004-04-04 14:56:28 +02:00
|
|
|
void term_printf(const char *fmt, ...) __attribute__ ((__format__ (__printf__, 1, 2)));
|
2006-12-22 15:11:32 +01:00
|
|
|
void term_print_filename(const char *filename);
|
2004-03-14 22:44:30 +01:00
|
|
|
void term_flush(void);
|
|
|
|
void term_print_help(void);
|
2004-08-01 23:59:26 +02:00
|
|
|
void monitor_readline(const char *prompt, int is_password,
|
|
|
|
char *buf, int buf_size);
|
|
|
|
|
|
|
|
/* readline.c */
|
|
|
|
typedef void ReadLineFunc(void *opaque, const char *str);
|
|
|
|
|
|
|
|
extern int completion_index;
|
|
|
|
void add_completion(const char *str);
|
|
|
|
void readline_handle_byte(int ch);
|
|
|
|
void readline_find_completion(const char *cmdline);
|
|
|
|
const char *readline_get_history(unsigned int index);
|
|
|
|
void readline_start(const char *prompt, int is_password,
|
|
|
|
ReadLineFunc *readline_func, void *opaque);
|
2004-03-14 22:44:30 +01:00
|
|
|
|
2005-08-21 11:30:40 +02:00
|
|
|
void kqemu_record_dump(void);
|
|
|
|
|
2003-06-30 12:03:06 +02:00
|
|
|
#endif /* VL_H */
|