2003-09-30 22:34:21 +02:00
|
|
|
/*
|
|
|
|
* i386 virtual CPU header
|
2007-09-16 23:08:06 +02:00
|
|
|
*
|
2003-09-30 22:34:21 +02:00
|
|
|
* Copyright (c) 2003 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* This library is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This library is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
2009-07-16 22:47:01 +02:00
|
|
|
* License along with this library; if not, see <http://www.gnu.org/licenses/>.
|
2003-09-30 22:34:21 +02:00
|
|
|
*/
|
|
|
|
#ifndef CPU_I386_H
|
|
|
|
#define CPU_I386_H
|
|
|
|
|
2005-01-04 00:50:08 +01:00
|
|
|
#include "config.h"
|
2010-10-22 23:03:33 +02:00
|
|
|
#include "qemu-common.h"
|
2005-01-04 00:50:08 +01:00
|
|
|
|
|
|
|
#ifdef TARGET_X86_64
|
|
|
|
#define TARGET_LONG_BITS 64
|
|
|
|
#else
|
2004-01-24 16:19:09 +01:00
|
|
|
#define TARGET_LONG_BITS 32
|
2005-01-04 00:50:08 +01:00
|
|
|
#endif
|
2004-01-24 16:19:09 +01:00
|
|
|
|
2004-04-25 19:57:43 +02:00
|
|
|
/* target supports implicit self modifying code */
|
|
|
|
#define TARGET_HAS_SMC
|
|
|
|
/* support for self modifying code even if the modified instruction is
|
|
|
|
close to the modifying instruction */
|
|
|
|
#define TARGET_HAS_PRECISE_SMC
|
|
|
|
|
2005-04-17 21:16:13 +02:00
|
|
|
#define TARGET_HAS_ICE 1
|
|
|
|
|
2006-12-23 15:18:40 +01:00
|
|
|
#ifdef TARGET_X86_64
|
2013-07-25 17:05:21 +02:00
|
|
|
#define ELF_MACHINE EM_X86_64
|
2006-12-23 15:18:40 +01:00
|
|
|
#else
|
2013-07-25 17:05:21 +02:00
|
|
|
#define ELF_MACHINE EM_386
|
2006-12-23 15:18:40 +01:00
|
|
|
#endif
|
|
|
|
|
2012-03-14 01:38:32 +01:00
|
|
|
#define CPUArchState struct CPUX86State
|
2009-03-07 16:24:59 +01:00
|
|
|
|
2012-12-17 18:19:49 +01:00
|
|
|
#include "exec/cpu-defs.h"
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2012-10-24 13:12:00 +02:00
|
|
|
#include "fpu/softfloat.h"
|
2005-03-13 18:01:47 +01:00
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
#define R_EAX 0
|
|
|
|
#define R_ECX 1
|
|
|
|
#define R_EDX 2
|
|
|
|
#define R_EBX 3
|
|
|
|
#define R_ESP 4
|
|
|
|
#define R_EBP 5
|
|
|
|
#define R_ESI 6
|
|
|
|
#define R_EDI 7
|
|
|
|
|
|
|
|
#define R_AL 0
|
|
|
|
#define R_CL 1
|
|
|
|
#define R_DL 2
|
|
|
|
#define R_BL 3
|
|
|
|
#define R_AH 4
|
|
|
|
#define R_CH 5
|
|
|
|
#define R_DH 6
|
|
|
|
#define R_BH 7
|
|
|
|
|
|
|
|
#define R_ES 0
|
|
|
|
#define R_CS 1
|
|
|
|
#define R_SS 2
|
|
|
|
#define R_DS 3
|
|
|
|
#define R_FS 4
|
|
|
|
#define R_GS 5
|
|
|
|
|
|
|
|
/* segment descriptor fields */
|
|
|
|
#define DESC_G_MASK (1 << 23)
|
|
|
|
#define DESC_B_SHIFT 22
|
|
|
|
#define DESC_B_MASK (1 << DESC_B_SHIFT)
|
2005-01-04 00:50:08 +01:00
|
|
|
#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
|
|
|
|
#define DESC_L_MASK (1 << DESC_L_SHIFT)
|
2003-09-30 22:34:21 +02:00
|
|
|
#define DESC_AVL_MASK (1 << 20)
|
|
|
|
#define DESC_P_MASK (1 << 15)
|
|
|
|
#define DESC_DPL_SHIFT 13
|
2009-04-18 17:36:11 +02:00
|
|
|
#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
|
2003-09-30 22:34:21 +02:00
|
|
|
#define DESC_S_MASK (1 << 12)
|
|
|
|
#define DESC_TYPE_SHIFT 8
|
2009-04-18 17:36:11 +02:00
|
|
|
#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
|
2003-09-30 22:34:21 +02:00
|
|
|
#define DESC_A_MASK (1 << 8)
|
|
|
|
|
2003-11-13 00:23:42 +01:00
|
|
|
#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
|
|
|
|
#define DESC_C_MASK (1 << 10) /* code: conforming */
|
|
|
|
#define DESC_R_MASK (1 << 9) /* code: readable */
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2003-11-13 00:23:42 +01:00
|
|
|
#define DESC_E_MASK (1 << 10) /* data: expansion direction */
|
|
|
|
#define DESC_W_MASK (1 << 9) /* data: writable */
|
|
|
|
|
|
|
|
#define DESC_TSS_BUSY_MASK (1 << 9)
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
/* eflags masks */
|
2013-07-25 17:05:21 +02:00
|
|
|
#define CC_C 0x0001
|
|
|
|
#define CC_P 0x0004
|
|
|
|
#define CC_A 0x0010
|
|
|
|
#define CC_Z 0x0040
|
2003-09-30 22:34:21 +02:00
|
|
|
#define CC_S 0x0080
|
|
|
|
#define CC_O 0x0800
|
|
|
|
|
|
|
|
#define TF_SHIFT 8
|
|
|
|
#define IOPL_SHIFT 12
|
|
|
|
#define VM_SHIFT 17
|
|
|
|
|
2013-07-25 17:05:21 +02:00
|
|
|
#define TF_MASK 0x00000100
|
|
|
|
#define IF_MASK 0x00000200
|
|
|
|
#define DF_MASK 0x00000400
|
|
|
|
#define IOPL_MASK 0x00003000
|
|
|
|
#define NT_MASK 0x00004000
|
|
|
|
#define RF_MASK 0x00010000
|
|
|
|
#define VM_MASK 0x00020000
|
|
|
|
#define AC_MASK 0x00040000
|
2003-09-30 22:34:21 +02:00
|
|
|
#define VIF_MASK 0x00080000
|
|
|
|
#define VIP_MASK 0x00100000
|
|
|
|
#define ID_MASK 0x00200000
|
|
|
|
|
2007-07-12 00:48:58 +02:00
|
|
|
/* hidden flags - used internally by qemu to represent additional cpu
|
2008-06-04 19:39:33 +02:00
|
|
|
states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
|
2012-09-26 22:18:43 +02:00
|
|
|
redundant. We avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK
|
|
|
|
bit positions to ease oring with eflags. */
|
2003-09-30 22:34:21 +02:00
|
|
|
/* current cpl */
|
|
|
|
#define HF_CPL_SHIFT 0
|
|
|
|
/* true if soft mmu is being used */
|
|
|
|
#define HF_SOFTMMU_SHIFT 2
|
|
|
|
/* true if hardware interrupts must be disabled for next instruction */
|
|
|
|
#define HF_INHIBIT_IRQ_SHIFT 3
|
|
|
|
/* 16 or 32 segments */
|
|
|
|
#define HF_CS32_SHIFT 4
|
|
|
|
#define HF_SS32_SHIFT 5
|
2004-06-13 15:26:14 +02:00
|
|
|
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
|
2003-09-30 22:34:21 +02:00
|
|
|
#define HF_ADDSEG_SHIFT 6
|
2004-01-04 18:20:53 +01:00
|
|
|
/* copy of CR0.PE (protected mode) */
|
|
|
|
#define HF_PE_SHIFT 7
|
|
|
|
#define HF_TF_SHIFT 8 /* must be same as eflags */
|
2004-02-26 00:17:58 +01:00
|
|
|
#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
|
|
|
|
#define HF_EM_SHIFT 10
|
|
|
|
#define HF_TS_SHIFT 11
|
2004-01-04 18:20:53 +01:00
|
|
|
#define HF_IOPL_SHIFT 12 /* must be same as eflags */
|
2005-01-04 00:50:08 +01:00
|
|
|
#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
|
|
|
|
#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
|
2009-05-10 22:30:53 +02:00
|
|
|
#define HF_RF_SHIFT 16 /* must be same as eflags */
|
2004-01-04 18:20:53 +01:00
|
|
|
#define HF_VM_SHIFT 17 /* must be same as eflags */
|
2012-09-26 22:18:43 +02:00
|
|
|
#define HF_AC_SHIFT 18 /* must be same as eflags */
|
2006-09-24 20:41:56 +02:00
|
|
|
#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
|
2008-06-04 19:02:19 +02:00
|
|
|
#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
|
|
|
|
#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
|
2009-05-10 22:30:53 +02:00
|
|
|
#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
|
2012-09-26 22:18:43 +02:00
|
|
|
#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
|
|
|
|
#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
|
|
|
|
#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
|
|
|
|
#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
|
|
|
|
#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
|
|
|
|
#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
|
2004-01-04 18:20:53 +01:00
|
|
|
#define HF_PE_MASK (1 << HF_PE_SHIFT)
|
2004-02-16 23:11:32 +01:00
|
|
|
#define HF_TF_MASK (1 << HF_TF_SHIFT)
|
2004-02-26 00:17:58 +01:00
|
|
|
#define HF_MP_MASK (1 << HF_MP_SHIFT)
|
|
|
|
#define HF_EM_MASK (1 << HF_EM_SHIFT)
|
|
|
|
#define HF_TS_MASK (1 << HF_TS_SHIFT)
|
2008-11-05 16:28:47 +01:00
|
|
|
#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
|
2005-01-04 00:50:08 +01:00
|
|
|
#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
|
|
|
|
#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
|
2009-05-10 22:30:53 +02:00
|
|
|
#define HF_RF_MASK (1 << HF_RF_SHIFT)
|
2008-11-05 16:28:47 +01:00
|
|
|
#define HF_VM_MASK (1 << HF_VM_SHIFT)
|
2012-09-26 22:18:43 +02:00
|
|
|
#define HF_AC_MASK (1 << HF_AC_SHIFT)
|
2006-09-24 20:41:56 +02:00
|
|
|
#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
|
2008-05-28 18:16:54 +02:00
|
|
|
#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
|
|
|
|
#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
|
2009-05-10 22:30:53 +02:00
|
|
|
#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
|
2012-09-26 22:18:43 +02:00
|
|
|
#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2008-06-04 19:02:19 +02:00
|
|
|
/* hflags2 */
|
|
|
|
|
|
|
|
#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
|
|
|
|
#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
|
|
|
|
#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
|
|
|
|
#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
|
|
|
|
|
|
|
|
#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
|
2013-03-21 00:23:13 +01:00
|
|
|
#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
|
2008-06-04 19:02:19 +02:00
|
|
|
#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
|
|
|
|
#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
|
|
|
|
|
2008-11-05 16:28:47 +01:00
|
|
|
#define CR0_PE_SHIFT 0
|
|
|
|
#define CR0_MP_SHIFT 1
|
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
#define CR0_PE_MASK (1 << 0)
|
2004-02-26 00:17:58 +01:00
|
|
|
#define CR0_MP_MASK (1 << 1)
|
|
|
|
#define CR0_EM_MASK (1 << 2)
|
2003-09-30 22:34:21 +02:00
|
|
|
#define CR0_TS_MASK (1 << 3)
|
2004-05-08 23:08:41 +02:00
|
|
|
#define CR0_ET_MASK (1 << 4)
|
2004-02-26 00:17:58 +01:00
|
|
|
#define CR0_NE_MASK (1 << 5)
|
2003-09-30 22:34:21 +02:00
|
|
|
#define CR0_WP_MASK (1 << 16)
|
|
|
|
#define CR0_AM_MASK (1 << 18)
|
|
|
|
#define CR0_PG_MASK (1 << 31)
|
|
|
|
|
|
|
|
#define CR4_VME_MASK (1 << 0)
|
|
|
|
#define CR4_PVI_MASK (1 << 1)
|
|
|
|
#define CR4_TSD_MASK (1 << 2)
|
|
|
|
#define CR4_DE_MASK (1 << 3)
|
|
|
|
#define CR4_PSE_MASK (1 << 4)
|
2004-02-04 00:27:13 +01:00
|
|
|
#define CR4_PAE_MASK (1 << 5)
|
2009-06-23 04:05:14 +02:00
|
|
|
#define CR4_MCE_MASK (1 << 6)
|
2004-02-04 00:27:13 +01:00
|
|
|
#define CR4_PGE_MASK (1 << 7)
|
2005-01-04 00:50:08 +01:00
|
|
|
#define CR4_PCE_MASK (1 << 8)
|
2008-11-05 16:28:47 +01:00
|
|
|
#define CR4_OSFXSR_SHIFT 9
|
|
|
|
#define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT)
|
2005-01-04 00:50:08 +01:00
|
|
|
#define CR4_OSXMMEXCPT_MASK (1 << 10)
|
2012-09-26 22:18:43 +02:00
|
|
|
#define CR4_VMXE_MASK (1 << 13)
|
|
|
|
#define CR4_SMXE_MASK (1 << 14)
|
|
|
|
#define CR4_FSGSBASE_MASK (1 << 16)
|
|
|
|
#define CR4_PCIDE_MASK (1 << 17)
|
|
|
|
#define CR4_OSXSAVE_MASK (1 << 18)
|
|
|
|
#define CR4_SMEP_MASK (1 << 20)
|
|
|
|
#define CR4_SMAP_MASK (1 << 21)
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2008-11-18 22:08:15 +01:00
|
|
|
#define DR6_BD (1 << 13)
|
|
|
|
#define DR6_BS (1 << 14)
|
|
|
|
#define DR6_BT (1 << 15)
|
|
|
|
#define DR6_FIXED_1 0xffff0ff0
|
|
|
|
|
|
|
|
#define DR7_GD (1 << 13)
|
|
|
|
#define DR7_TYPE_SHIFT 16
|
|
|
|
#define DR7_LEN_SHIFT 18
|
|
|
|
#define DR7_FIXED_1 0x00000400
|
2013-01-15 06:39:55 +01:00
|
|
|
#define DR7_LOCAL_BP_MASK 0x55
|
|
|
|
#define DR7_MAX_BP 4
|
|
|
|
#define DR7_TYPE_BP_INST 0x0
|
|
|
|
#define DR7_TYPE_DATA_WR 0x1
|
|
|
|
#define DR7_TYPE_IO_RW 0x2
|
|
|
|
#define DR7_TYPE_DATA_RW 0x3
|
2008-11-18 22:08:15 +01:00
|
|
|
|
2013-07-25 17:05:21 +02:00
|
|
|
#define PG_PRESENT_BIT 0
|
|
|
|
#define PG_RW_BIT 1
|
|
|
|
#define PG_USER_BIT 2
|
|
|
|
#define PG_PWT_BIT 3
|
|
|
|
#define PG_PCD_BIT 4
|
|
|
|
#define PG_ACCESSED_BIT 5
|
|
|
|
#define PG_DIRTY_BIT 6
|
|
|
|
#define PG_PSE_BIT 7
|
|
|
|
#define PG_GLOBAL_BIT 8
|
|
|
|
#define PG_NX_BIT 63
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
|
2013-07-25 17:05:21 +02:00
|
|
|
#define PG_RW_MASK (1 << PG_RW_BIT)
|
|
|
|
#define PG_USER_MASK (1 << PG_USER_BIT)
|
|
|
|
#define PG_PWT_MASK (1 << PG_PWT_BIT)
|
|
|
|
#define PG_PCD_MASK (1 << PG_PCD_BIT)
|
2003-09-30 22:34:21 +02:00
|
|
|
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
|
2013-07-25 17:05:21 +02:00
|
|
|
#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
|
|
|
|
#define PG_PSE_MASK (1 << PG_PSE_BIT)
|
|
|
|
#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
|
2012-03-06 15:22:02 +01:00
|
|
|
#define PG_HI_USER_MASK 0x7ff0000000000000LL
|
2013-07-25 17:05:21 +02:00
|
|
|
#define PG_NX_MASK (1LL << PG_NX_BIT)
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
#define PG_ERROR_W_BIT 1
|
|
|
|
|
|
|
|
#define PG_ERROR_P_MASK 0x01
|
|
|
|
#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
|
|
|
|
#define PG_ERROR_U_MASK 0x04
|
|
|
|
#define PG_ERROR_RSVD_MASK 0x08
|
2005-11-28 22:02:43 +01:00
|
|
|
#define PG_ERROR_I_D_MASK 0x10
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2013-07-25 17:05:21 +02:00
|
|
|
#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
|
|
|
|
#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
|
2009-06-23 04:05:14 +02:00
|
|
|
|
2013-07-25 17:05:21 +02:00
|
|
|
#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
|
|
|
|
#define MCE_BANKS_DEF 10
|
2009-06-23 04:05:14 +02:00
|
|
|
|
2013-07-25 17:05:21 +02:00
|
|
|
#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
|
|
|
|
#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
|
|
|
|
#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
|
2009-06-23 04:05:14 +02:00
|
|
|
|
2013-07-25 17:05:21 +02:00
|
|
|
#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
|
|
|
|
#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
|
|
|
|
#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
|
|
|
|
#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
|
|
|
|
#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
|
|
|
|
#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
|
|
|
|
#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
|
|
|
|
#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
|
|
|
|
#define MCI_STATUS_AR (1ULL<<55) /* Action required */
|
2010-10-11 20:31:21 +02:00
|
|
|
|
|
|
|
/* MISC register defines */
|
2013-07-25 17:05:21 +02:00
|
|
|
#define MCM_ADDR_SEGOFF 0 /* segment offset */
|
|
|
|
#define MCM_ADDR_LINEAR 1 /* linear address */
|
|
|
|
#define MCM_ADDR_PHYS 2 /* physical address */
|
|
|
|
#define MCM_ADDR_MEM 3 /* memory address */
|
|
|
|
#define MCM_ADDR_GENERIC 7 /* generic */
|
2009-06-23 04:05:14 +02:00
|
|
|
|
2008-11-05 16:28:47 +01:00
|
|
|
#define MSR_IA32_TSC 0x10
|
2003-09-30 22:34:21 +02:00
|
|
|
#define MSR_IA32_APICBASE 0x1b
|
|
|
|
#define MSR_IA32_APICBASE_BSP (1<<8)
|
|
|
|
#define MSR_IA32_APICBASE_ENABLE (1<<11)
|
|
|
|
#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
|
2013-07-07 17:13:37 +02:00
|
|
|
#define MSR_IA32_FEATURE_CONTROL 0x0000003a
|
2012-11-27 06:32:18 +01:00
|
|
|
#define MSR_TSC_ADJUST 0x0000003b
|
2011-10-05 21:52:32 +02:00
|
|
|
#define MSR_IA32_TSCDEADLINE 0x6e0
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2013-07-25 17:05:22 +02:00
|
|
|
#define MSR_P6_PERFCTR0 0xc1
|
|
|
|
|
2013-07-25 17:05:21 +02:00
|
|
|
#define MSR_MTRRcap 0xfe
|
|
|
|
#define MSR_MTRRcap_VCNT 8
|
|
|
|
#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
|
|
|
|
#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
|
2009-01-29 18:02:17 +01:00
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
#define MSR_IA32_SYSENTER_CS 0x174
|
|
|
|
#define MSR_IA32_SYSENTER_ESP 0x175
|
|
|
|
#define MSR_IA32_SYSENTER_EIP 0x176
|
|
|
|
|
2005-07-23 19:41:26 +02:00
|
|
|
#define MSR_MCG_CAP 0x179
|
|
|
|
#define MSR_MCG_STATUS 0x17a
|
|
|
|
#define MSR_MCG_CTL 0x17b
|
|
|
|
|
2013-07-25 17:05:22 +02:00
|
|
|
#define MSR_P6_EVNTSEL0 0x186
|
|
|
|
|
2008-09-25 20:11:30 +02:00
|
|
|
#define MSR_IA32_PERF_STATUS 0x198
|
|
|
|
|
2013-07-25 17:05:21 +02:00
|
|
|
#define MSR_IA32_MISC_ENABLE 0x1a0
|
2011-10-04 16:26:35 +02:00
|
|
|
/* Indicates good rep/movs microcode on some processors: */
|
|
|
|
#define MSR_IA32_MISC_ENABLE_DEFAULT 1
|
|
|
|
|
2013-07-25 17:05:21 +02:00
|
|
|
#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
|
|
|
|
#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
|
|
|
|
|
|
|
|
#define MSR_MTRRfix64K_00000 0x250
|
|
|
|
#define MSR_MTRRfix16K_80000 0x258
|
|
|
|
#define MSR_MTRRfix16K_A0000 0x259
|
|
|
|
#define MSR_MTRRfix4K_C0000 0x268
|
|
|
|
#define MSR_MTRRfix4K_C8000 0x269
|
|
|
|
#define MSR_MTRRfix4K_D0000 0x26a
|
|
|
|
#define MSR_MTRRfix4K_D8000 0x26b
|
|
|
|
#define MSR_MTRRfix4K_E0000 0x26c
|
|
|
|
#define MSR_MTRRfix4K_E8000 0x26d
|
|
|
|
#define MSR_MTRRfix4K_F0000 0x26e
|
|
|
|
#define MSR_MTRRfix4K_F8000 0x26f
|
2009-01-26 18:53:04 +01:00
|
|
|
|
2005-07-23 19:41:26 +02:00
|
|
|
#define MSR_PAT 0x277
|
|
|
|
|
2013-07-25 17:05:21 +02:00
|
|
|
#define MSR_MTRRdefType 0x2ff
|
2009-01-26 18:53:04 +01:00
|
|
|
|
2013-07-25 17:05:22 +02:00
|
|
|
#define MSR_CORE_PERF_FIXED_CTR0 0x309
|
|
|
|
#define MSR_CORE_PERF_FIXED_CTR1 0x30a
|
|
|
|
#define MSR_CORE_PERF_FIXED_CTR2 0x30b
|
|
|
|
#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
|
|
|
|
#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
|
|
|
|
#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
|
|
|
|
#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
|
2009-01-26 18:53:04 +01:00
|
|
|
|
2013-07-25 17:05:21 +02:00
|
|
|
#define MSR_MC0_CTL 0x400
|
|
|
|
#define MSR_MC0_STATUS 0x401
|
|
|
|
#define MSR_MC0_ADDR 0x402
|
|
|
|
#define MSR_MC0_MISC 0x403
|
2009-06-23 04:05:14 +02:00
|
|
|
|
2005-01-04 00:50:08 +01:00
|
|
|
#define MSR_EFER 0xc0000080
|
|
|
|
|
|
|
|
#define MSR_EFER_SCE (1 << 0)
|
|
|
|
#define MSR_EFER_LME (1 << 8)
|
|
|
|
#define MSR_EFER_LMA (1 << 10)
|
|
|
|
#define MSR_EFER_NXE (1 << 11)
|
2008-05-28 18:16:54 +02:00
|
|
|
#define MSR_EFER_SVME (1 << 12)
|
2005-01-04 00:50:08 +01:00
|
|
|
#define MSR_EFER_FFXSR (1 << 14)
|
|
|
|
|
|
|
|
#define MSR_STAR 0xc0000081
|
|
|
|
#define MSR_LSTAR 0xc0000082
|
|
|
|
#define MSR_CSTAR 0xc0000083
|
|
|
|
#define MSR_FMASK 0xc0000084
|
|
|
|
#define MSR_FSBASE 0xc0000100
|
|
|
|
#define MSR_GSBASE 0xc0000101
|
|
|
|
#define MSR_KERNELGSBASE 0xc0000102
|
2009-09-19 00:30:49 +02:00
|
|
|
#define MSR_TSC_AUX 0xc0000103
|
2005-01-04 00:50:08 +01:00
|
|
|
|
2007-09-23 17:28:04 +02:00
|
|
|
#define MSR_VM_HSAVE_PA 0xc0010117
|
|
|
|
|
2013-01-07 19:20:45 +01:00
|
|
|
/* CPUID feature words */
|
|
|
|
typedef enum FeatureWord {
|
|
|
|
FEAT_1_EDX, /* CPUID[1].EDX */
|
|
|
|
FEAT_1_ECX, /* CPUID[1].ECX */
|
|
|
|
FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
|
|
|
|
FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
|
|
|
|
FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
|
|
|
|
FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
|
|
|
|
FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
|
|
|
|
FEAT_SVM, /* CPUID[8000_000A].EDX */
|
|
|
|
FEATURE_WORDS,
|
|
|
|
} FeatureWord;
|
|
|
|
|
|
|
|
typedef uint32_t FeatureWordArray[FEATURE_WORDS];
|
|
|
|
|
2005-01-04 00:50:08 +01:00
|
|
|
/* cpuid_features bits */
|
|
|
|
#define CPUID_FP87 (1 << 0)
|
|
|
|
#define CPUID_VME (1 << 1)
|
|
|
|
#define CPUID_DE (1 << 2)
|
|
|
|
#define CPUID_PSE (1 << 3)
|
|
|
|
#define CPUID_TSC (1 << 4)
|
|
|
|
#define CPUID_MSR (1 << 5)
|
|
|
|
#define CPUID_PAE (1 << 6)
|
|
|
|
#define CPUID_MCE (1 << 7)
|
|
|
|
#define CPUID_CX8 (1 << 8)
|
|
|
|
#define CPUID_APIC (1 << 9)
|
|
|
|
#define CPUID_SEP (1 << 11) /* sysenter/sysexit */
|
|
|
|
#define CPUID_MTRR (1 << 12)
|
|
|
|
#define CPUID_PGE (1 << 13)
|
|
|
|
#define CPUID_MCA (1 << 14)
|
|
|
|
#define CPUID_CMOV (1 << 15)
|
2005-07-23 19:41:26 +02:00
|
|
|
#define CPUID_PAT (1 << 16)
|
2006-09-27 21:54:02 +02:00
|
|
|
#define CPUID_PSE36 (1 << 17)
|
2007-11-08 14:28:47 +01:00
|
|
|
#define CPUID_PN (1 << 18)
|
2005-07-23 19:41:26 +02:00
|
|
|
#define CPUID_CLFLUSH (1 << 19)
|
2007-11-08 14:28:47 +01:00
|
|
|
#define CPUID_DTS (1 << 21)
|
|
|
|
#define CPUID_ACPI (1 << 22)
|
2005-01-04 00:50:08 +01:00
|
|
|
#define CPUID_MMX (1 << 23)
|
|
|
|
#define CPUID_FXSR (1 << 24)
|
|
|
|
#define CPUID_SSE (1 << 25)
|
|
|
|
#define CPUID_SSE2 (1 << 26)
|
2007-11-08 14:28:47 +01:00
|
|
|
#define CPUID_SS (1 << 27)
|
|
|
|
#define CPUID_HT (1 << 28)
|
|
|
|
#define CPUID_TM (1 << 29)
|
|
|
|
#define CPUID_IA64 (1 << 30)
|
|
|
|
#define CPUID_PBE (1 << 31)
|
2005-01-04 00:50:08 +01:00
|
|
|
|
2006-04-23 23:54:01 +02:00
|
|
|
#define CPUID_EXT_SSE3 (1 << 0)
|
2012-09-05 22:41:09 +02:00
|
|
|
#define CPUID_EXT_PCLMULQDQ (1 << 1)
|
2008-09-29 15:55:36 +02:00
|
|
|
#define CPUID_EXT_DTES64 (1 << 2)
|
2005-02-10 23:05:51 +01:00
|
|
|
#define CPUID_EXT_MONITOR (1 << 3)
|
2007-11-08 14:28:47 +01:00
|
|
|
#define CPUID_EXT_DSCPL (1 << 4)
|
|
|
|
#define CPUID_EXT_VMX (1 << 5)
|
|
|
|
#define CPUID_EXT_SMX (1 << 6)
|
|
|
|
#define CPUID_EXT_EST (1 << 7)
|
|
|
|
#define CPUID_EXT_TM2 (1 << 8)
|
|
|
|
#define CPUID_EXT_SSSE3 (1 << 9)
|
|
|
|
#define CPUID_EXT_CID (1 << 10)
|
target-i386/cpu: Name new CPUID bits
Update QEMU's knowledge of CPUID bit names. This allows to
enable/disable those new features on QEMU's command line when
using KVM and prepares future feature enablement in QEMU.
This adds F16C, RDRAND, LWP, TBM, TopoExt, PerfCtr_Core, PerfCtr_NB,
FSGSBASE, BMI1, AVX2, BMI2, ERMS, PCID, InvPCID, RTM, RDSeed and ADX.
Sources where the AMD BKDG for Family 15h/Model 10h, Intel Software
Developer Manual, and the Linux kernel for the leaf 7 bits.
Signed-off-by: Andre Przywara <osp@andrep.de>
Signed-off-by: Boris Ostrovsky <boris.ostrovsky@amd.com>
[ehabkost: added CPUID_EXT_PCID]
[ehabkost: edited commit message]
[ehabkost: rebased against latest qemu.git master]
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
Reviewed-by: Igor Mammedov <imammedo@redhat.com>
Signed-off-by: Andreas Färber <afaerber@suse.de>
2012-11-14 19:28:52 +01:00
|
|
|
#define CPUID_EXT_FMA (1 << 12)
|
2005-02-10 23:05:51 +01:00
|
|
|
#define CPUID_EXT_CX16 (1 << 13)
|
2007-11-08 14:28:47 +01:00
|
|
|
#define CPUID_EXT_XTPR (1 << 14)
|
2008-09-29 15:55:36 +02:00
|
|
|
#define CPUID_EXT_PDCM (1 << 15)
|
target-i386/cpu: Name new CPUID bits
Update QEMU's knowledge of CPUID bit names. This allows to
enable/disable those new features on QEMU's command line when
using KVM and prepares future feature enablement in QEMU.
This adds F16C, RDRAND, LWP, TBM, TopoExt, PerfCtr_Core, PerfCtr_NB,
FSGSBASE, BMI1, AVX2, BMI2, ERMS, PCID, InvPCID, RTM, RDSeed and ADX.
Sources where the AMD BKDG for Family 15h/Model 10h, Intel Software
Developer Manual, and the Linux kernel for the leaf 7 bits.
Signed-off-by: Andre Przywara <osp@andrep.de>
Signed-off-by: Boris Ostrovsky <boris.ostrovsky@amd.com>
[ehabkost: added CPUID_EXT_PCID]
[ehabkost: edited commit message]
[ehabkost: rebased against latest qemu.git master]
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
Reviewed-by: Igor Mammedov <imammedo@redhat.com>
Signed-off-by: Andreas Färber <afaerber@suse.de>
2012-11-14 19:28:52 +01:00
|
|
|
#define CPUID_EXT_PCID (1 << 17)
|
2008-09-29 15:55:36 +02:00
|
|
|
#define CPUID_EXT_DCA (1 << 18)
|
|
|
|
#define CPUID_EXT_SSE41 (1 << 19)
|
|
|
|
#define CPUID_EXT_SSE42 (1 << 20)
|
|
|
|
#define CPUID_EXT_X2APIC (1 << 21)
|
|
|
|
#define CPUID_EXT_MOVBE (1 << 22)
|
|
|
|
#define CPUID_EXT_POPCNT (1 << 23)
|
2012-07-02 20:35:10 +02:00
|
|
|
#define CPUID_EXT_TSC_DEADLINE_TIMER (1 << 24)
|
2012-09-05 22:41:09 +02:00
|
|
|
#define CPUID_EXT_AES (1 << 25)
|
2008-09-29 15:55:36 +02:00
|
|
|
#define CPUID_EXT_XSAVE (1 << 26)
|
|
|
|
#define CPUID_EXT_OSXSAVE (1 << 27)
|
2012-09-05 22:41:09 +02:00
|
|
|
#define CPUID_EXT_AVX (1 << 28)
|
target-i386/cpu: Name new CPUID bits
Update QEMU's knowledge of CPUID bit names. This allows to
enable/disable those new features on QEMU's command line when
using KVM and prepares future feature enablement in QEMU.
This adds F16C, RDRAND, LWP, TBM, TopoExt, PerfCtr_Core, PerfCtr_NB,
FSGSBASE, BMI1, AVX2, BMI2, ERMS, PCID, InvPCID, RTM, RDSeed and ADX.
Sources where the AMD BKDG for Family 15h/Model 10h, Intel Software
Developer Manual, and the Linux kernel for the leaf 7 bits.
Signed-off-by: Andre Przywara <osp@andrep.de>
Signed-off-by: Boris Ostrovsky <boris.ostrovsky@amd.com>
[ehabkost: added CPUID_EXT_PCID]
[ehabkost: edited commit message]
[ehabkost: rebased against latest qemu.git master]
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
Reviewed-by: Igor Mammedov <imammedo@redhat.com>
Signed-off-by: Andreas Färber <afaerber@suse.de>
2012-11-14 19:28:52 +01:00
|
|
|
#define CPUID_EXT_F16C (1 << 29)
|
|
|
|
#define CPUID_EXT_RDRAND (1 << 30)
|
2009-06-25 00:08:04 +02:00
|
|
|
#define CPUID_EXT_HYPERVISOR (1 << 31)
|
2005-02-10 23:05:51 +01:00
|
|
|
|
2012-09-05 22:41:09 +02:00
|
|
|
#define CPUID_EXT2_FPU (1 << 0)
|
2012-09-06 12:05:36 +02:00
|
|
|
#define CPUID_EXT2_VME (1 << 1)
|
2012-09-05 22:41:09 +02:00
|
|
|
#define CPUID_EXT2_DE (1 << 2)
|
|
|
|
#define CPUID_EXT2_PSE (1 << 3)
|
|
|
|
#define CPUID_EXT2_TSC (1 << 4)
|
|
|
|
#define CPUID_EXT2_MSR (1 << 5)
|
|
|
|
#define CPUID_EXT2_PAE (1 << 6)
|
|
|
|
#define CPUID_EXT2_MCE (1 << 7)
|
|
|
|
#define CPUID_EXT2_CX8 (1 << 8)
|
|
|
|
#define CPUID_EXT2_APIC (1 << 9)
|
2005-02-10 23:05:51 +01:00
|
|
|
#define CPUID_EXT2_SYSCALL (1 << 11)
|
2012-09-05 22:41:09 +02:00
|
|
|
#define CPUID_EXT2_MTRR (1 << 12)
|
|
|
|
#define CPUID_EXT2_PGE (1 << 13)
|
|
|
|
#define CPUID_EXT2_MCA (1 << 14)
|
|
|
|
#define CPUID_EXT2_CMOV (1 << 15)
|
|
|
|
#define CPUID_EXT2_PAT (1 << 16)
|
|
|
|
#define CPUID_EXT2_PSE36 (1 << 17)
|
2007-11-08 14:28:47 +01:00
|
|
|
#define CPUID_EXT2_MP (1 << 19)
|
2005-02-10 23:05:51 +01:00
|
|
|
#define CPUID_EXT2_NX (1 << 20)
|
2007-11-08 14:28:47 +01:00
|
|
|
#define CPUID_EXT2_MMXEXT (1 << 22)
|
2012-09-05 22:41:09 +02:00
|
|
|
#define CPUID_EXT2_MMX (1 << 23)
|
|
|
|
#define CPUID_EXT2_FXSR (1 << 24)
|
2005-04-23 19:46:55 +02:00
|
|
|
#define CPUID_EXT2_FFXSR (1 << 25)
|
2007-11-08 14:28:47 +01:00
|
|
|
#define CPUID_EXT2_PDPE1GB (1 << 26)
|
|
|
|
#define CPUID_EXT2_RDTSCP (1 << 27)
|
2005-02-10 23:05:51 +01:00
|
|
|
#define CPUID_EXT2_LM (1 << 29)
|
2007-11-08 14:28:47 +01:00
|
|
|
#define CPUID_EXT2_3DNOWEXT (1 << 30)
|
|
|
|
#define CPUID_EXT2_3DNOW (1 << 31)
|
2005-02-10 23:05:51 +01:00
|
|
|
|
2012-09-06 12:05:36 +02:00
|
|
|
/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
|
|
|
|
#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
|
|
|
|
CPUID_EXT2_DE | CPUID_EXT2_PSE | \
|
|
|
|
CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
|
|
|
|
CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
|
|
|
|
CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
|
|
|
|
CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
|
|
|
|
CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
|
|
|
|
CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
|
|
|
|
CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
|
|
|
|
|
2007-11-08 14:28:47 +01:00
|
|
|
#define CPUID_EXT3_LAHF_LM (1 << 0)
|
|
|
|
#define CPUID_EXT3_CMP_LEG (1 << 1)
|
2007-09-23 17:28:04 +02:00
|
|
|
#define CPUID_EXT3_SVM (1 << 2)
|
2007-11-08 14:28:47 +01:00
|
|
|
#define CPUID_EXT3_EXTAPIC (1 << 3)
|
|
|
|
#define CPUID_EXT3_CR8LEG (1 << 4)
|
|
|
|
#define CPUID_EXT3_ABM (1 << 5)
|
|
|
|
#define CPUID_EXT3_SSE4A (1 << 6)
|
|
|
|
#define CPUID_EXT3_MISALIGNSSE (1 << 7)
|
|
|
|
#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
|
|
|
|
#define CPUID_EXT3_OSVW (1 << 9)
|
|
|
|
#define CPUID_EXT3_IBS (1 << 10)
|
2012-09-05 22:41:09 +02:00
|
|
|
#define CPUID_EXT3_XOP (1 << 11)
|
2008-05-28 18:16:54 +02:00
|
|
|
#define CPUID_EXT3_SKINIT (1 << 12)
|
target-i386/cpu: Name new CPUID bits
Update QEMU's knowledge of CPUID bit names. This allows to
enable/disable those new features on QEMU's command line when
using KVM and prepares future feature enablement in QEMU.
This adds F16C, RDRAND, LWP, TBM, TopoExt, PerfCtr_Core, PerfCtr_NB,
FSGSBASE, BMI1, AVX2, BMI2, ERMS, PCID, InvPCID, RTM, RDSeed and ADX.
Sources where the AMD BKDG for Family 15h/Model 10h, Intel Software
Developer Manual, and the Linux kernel for the leaf 7 bits.
Signed-off-by: Andre Przywara <osp@andrep.de>
Signed-off-by: Boris Ostrovsky <boris.ostrovsky@amd.com>
[ehabkost: added CPUID_EXT_PCID]
[ehabkost: edited commit message]
[ehabkost: rebased against latest qemu.git master]
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
Reviewed-by: Igor Mammedov <imammedo@redhat.com>
Signed-off-by: Andreas Färber <afaerber@suse.de>
2012-11-14 19:28:52 +01:00
|
|
|
#define CPUID_EXT3_WDT (1 << 13)
|
|
|
|
#define CPUID_EXT3_LWP (1 << 15)
|
2012-09-05 22:41:09 +02:00
|
|
|
#define CPUID_EXT3_FMA4 (1 << 16)
|
target-i386/cpu: Name new CPUID bits
Update QEMU's knowledge of CPUID bit names. This allows to
enable/disable those new features on QEMU's command line when
using KVM and prepares future feature enablement in QEMU.
This adds F16C, RDRAND, LWP, TBM, TopoExt, PerfCtr_Core, PerfCtr_NB,
FSGSBASE, BMI1, AVX2, BMI2, ERMS, PCID, InvPCID, RTM, RDSeed and ADX.
Sources where the AMD BKDG for Family 15h/Model 10h, Intel Software
Developer Manual, and the Linux kernel for the leaf 7 bits.
Signed-off-by: Andre Przywara <osp@andrep.de>
Signed-off-by: Boris Ostrovsky <boris.ostrovsky@amd.com>
[ehabkost: added CPUID_EXT_PCID]
[ehabkost: edited commit message]
[ehabkost: rebased against latest qemu.git master]
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
Reviewed-by: Igor Mammedov <imammedo@redhat.com>
Signed-off-by: Andreas Färber <afaerber@suse.de>
2012-11-14 19:28:52 +01:00
|
|
|
#define CPUID_EXT3_TCE (1 << 17)
|
|
|
|
#define CPUID_EXT3_NODEID (1 << 19)
|
|
|
|
#define CPUID_EXT3_TBM (1 << 21)
|
|
|
|
#define CPUID_EXT3_TOPOEXT (1 << 22)
|
|
|
|
#define CPUID_EXT3_PERFCORE (1 << 23)
|
|
|
|
#define CPUID_EXT3_PERFNB (1 << 24)
|
2007-09-23 17:28:04 +02:00
|
|
|
|
2010-09-27 15:16:17 +02:00
|
|
|
#define CPUID_SVM_NPT (1 << 0)
|
|
|
|
#define CPUID_SVM_LBRV (1 << 1)
|
|
|
|
#define CPUID_SVM_SVMLOCK (1 << 2)
|
|
|
|
#define CPUID_SVM_NRIPSAVE (1 << 3)
|
|
|
|
#define CPUID_SVM_TSCSCALE (1 << 4)
|
|
|
|
#define CPUID_SVM_VMCBCLEAN (1 << 5)
|
|
|
|
#define CPUID_SVM_FLUSHASID (1 << 6)
|
|
|
|
#define CPUID_SVM_DECODEASSIST (1 << 7)
|
|
|
|
#define CPUID_SVM_PAUSEFILTER (1 << 10)
|
|
|
|
#define CPUID_SVM_PFTHRESHOLD (1 << 12)
|
|
|
|
|
target-i386/cpu: Name new CPUID bits
Update QEMU's knowledge of CPUID bit names. This allows to
enable/disable those new features on QEMU's command line when
using KVM and prepares future feature enablement in QEMU.
This adds F16C, RDRAND, LWP, TBM, TopoExt, PerfCtr_Core, PerfCtr_NB,
FSGSBASE, BMI1, AVX2, BMI2, ERMS, PCID, InvPCID, RTM, RDSeed and ADX.
Sources where the AMD BKDG for Family 15h/Model 10h, Intel Software
Developer Manual, and the Linux kernel for the leaf 7 bits.
Signed-off-by: Andre Przywara <osp@andrep.de>
Signed-off-by: Boris Ostrovsky <boris.ostrovsky@amd.com>
[ehabkost: added CPUID_EXT_PCID]
[ehabkost: edited commit message]
[ehabkost: rebased against latest qemu.git master]
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
Reviewed-by: Igor Mammedov <imammedo@redhat.com>
Signed-off-by: Andreas Färber <afaerber@suse.de>
2012-11-14 19:28:52 +01:00
|
|
|
#define CPUID_7_0_EBX_FSGSBASE (1 << 0)
|
|
|
|
#define CPUID_7_0_EBX_BMI1 (1 << 3)
|
|
|
|
#define CPUID_7_0_EBX_HLE (1 << 4)
|
|
|
|
#define CPUID_7_0_EBX_AVX2 (1 << 5)
|
2012-09-26 22:18:43 +02:00
|
|
|
#define CPUID_7_0_EBX_SMEP (1 << 7)
|
target-i386/cpu: Name new CPUID bits
Update QEMU's knowledge of CPUID bit names. This allows to
enable/disable those new features on QEMU's command line when
using KVM and prepares future feature enablement in QEMU.
This adds F16C, RDRAND, LWP, TBM, TopoExt, PerfCtr_Core, PerfCtr_NB,
FSGSBASE, BMI1, AVX2, BMI2, ERMS, PCID, InvPCID, RTM, RDSeed and ADX.
Sources where the AMD BKDG for Family 15h/Model 10h, Intel Software
Developer Manual, and the Linux kernel for the leaf 7 bits.
Signed-off-by: Andre Przywara <osp@andrep.de>
Signed-off-by: Boris Ostrovsky <boris.ostrovsky@amd.com>
[ehabkost: added CPUID_EXT_PCID]
[ehabkost: edited commit message]
[ehabkost: rebased against latest qemu.git master]
Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
Reviewed-by: Igor Mammedov <imammedo@redhat.com>
Signed-off-by: Andreas Färber <afaerber@suse.de>
2012-11-14 19:28:52 +01:00
|
|
|
#define CPUID_7_0_EBX_BMI2 (1 << 8)
|
|
|
|
#define CPUID_7_0_EBX_ERMS (1 << 9)
|
|
|
|
#define CPUID_7_0_EBX_INVPCID (1 << 10)
|
|
|
|
#define CPUID_7_0_EBX_RTM (1 << 11)
|
|
|
|
#define CPUID_7_0_EBX_RDSEED (1 << 18)
|
|
|
|
#define CPUID_7_0_EBX_ADX (1 << 19)
|
2012-09-26 22:18:43 +02:00
|
|
|
#define CPUID_7_0_EBX_SMAP (1 << 20)
|
|
|
|
|
2012-10-22 17:03:10 +02:00
|
|
|
#define CPUID_VENDOR_SZ 12
|
|
|
|
|
2008-09-25 20:08:05 +02:00
|
|
|
#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
|
|
|
|
#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
|
|
|
|
#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
|
2013-01-21 15:06:36 +01:00
|
|
|
#define CPUID_VENDOR_INTEL "GenuineIntel"
|
2008-09-25 20:08:05 +02:00
|
|
|
|
|
|
|
#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
|
2011-06-01 03:59:52 +02:00
|
|
|
#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
|
2008-09-25 20:08:05 +02:00
|
|
|
#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
|
2013-01-21 15:06:36 +01:00
|
|
|
#define CPUID_VENDOR_AMD "AuthenticAMD"
|
2008-09-25 20:08:05 +02:00
|
|
|
|
2013-01-21 15:06:36 +01:00
|
|
|
#define CPUID_VENDOR_VIA "CentaurHauls"
|
2011-06-01 03:59:52 +02:00
|
|
|
|
2008-09-25 20:11:30 +02:00
|
|
|
#define CPUID_MWAIT_IBE (1 << 1) /* Interrupts can exit capability */
|
2008-09-26 23:03:37 +02:00
|
|
|
#define CPUID_MWAIT_EMX (1 << 0) /* enumeration supported */
|
2008-09-25 20:11:30 +02:00
|
|
|
|
2013-06-05 15:18:40 +02:00
|
|
|
#ifndef HYPERV_SPINLOCK_NEVER_RETRY
|
|
|
|
#define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
|
|
|
|
#endif
|
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
#define EXCP00_DIVZ 0
|
2008-11-18 22:08:15 +01:00
|
|
|
#define EXCP01_DB 1
|
2003-09-30 22:34:21 +02:00
|
|
|
#define EXCP02_NMI 2
|
|
|
|
#define EXCP03_INT3 3
|
|
|
|
#define EXCP04_INTO 4
|
|
|
|
#define EXCP05_BOUND 5
|
|
|
|
#define EXCP06_ILLOP 6
|
|
|
|
#define EXCP07_PREX 7
|
|
|
|
#define EXCP08_DBLE 8
|
|
|
|
#define EXCP09_XERR 9
|
|
|
|
#define EXCP0A_TSS 10
|
|
|
|
#define EXCP0B_NOSEG 11
|
|
|
|
#define EXCP0C_STACK 12
|
|
|
|
#define EXCP0D_GPF 13
|
|
|
|
#define EXCP0E_PAGE 14
|
|
|
|
#define EXCP10_COPR 16
|
|
|
|
#define EXCP11_ALGN 17
|
|
|
|
#define EXCP12_MCHK 18
|
|
|
|
|
2007-11-14 19:08:56 +01:00
|
|
|
#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
|
|
|
|
for syscall instruction */
|
|
|
|
|
2011-05-04 22:34:30 +02:00
|
|
|
/* i386-specific interrupt pending bits. */
|
2012-07-09 16:42:32 +02:00
|
|
|
#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
|
2011-05-04 22:34:30 +02:00
|
|
|
#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
|
2011-05-04 22:34:31 +02:00
|
|
|
#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
|
2011-05-04 22:34:30 +02:00
|
|
|
#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
|
|
|
|
#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
|
|
|
|
#define CPU_INTERRUPT_INIT CPU_INTERRUPT_TGT_INT_1
|
|
|
|
#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_2
|
2012-02-17 18:31:17 +01:00
|
|
|
#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_3
|
2011-05-04 22:34:30 +02:00
|
|
|
|
|
|
|
|
2013-01-17 01:23:46 +01:00
|
|
|
typedef enum {
|
2003-09-30 22:34:21 +02:00
|
|
|
CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
|
2008-06-03 21:51:57 +02:00
|
|
|
CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
|
2003-12-02 23:01:31 +01:00
|
|
|
|
|
|
|
CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
|
|
|
|
CC_OP_MULW,
|
|
|
|
CC_OP_MULL,
|
2005-01-04 00:50:08 +01:00
|
|
|
CC_OP_MULQ,
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
|
|
|
|
CC_OP_ADDW,
|
|
|
|
CC_OP_ADDL,
|
2005-01-04 00:50:08 +01:00
|
|
|
CC_OP_ADDQ,
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
|
|
|
|
CC_OP_ADCW,
|
|
|
|
CC_OP_ADCL,
|
2005-01-04 00:50:08 +01:00
|
|
|
CC_OP_ADCQ,
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
|
|
|
|
CC_OP_SUBW,
|
|
|
|
CC_OP_SUBL,
|
2005-01-04 00:50:08 +01:00
|
|
|
CC_OP_SUBQ,
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
|
|
|
|
CC_OP_SBBW,
|
|
|
|
CC_OP_SBBL,
|
2005-01-04 00:50:08 +01:00
|
|
|
CC_OP_SBBQ,
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
CC_OP_LOGICB, /* modify all flags, CC_DST = res */
|
|
|
|
CC_OP_LOGICW,
|
|
|
|
CC_OP_LOGICL,
|
2005-01-04 00:50:08 +01:00
|
|
|
CC_OP_LOGICQ,
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
|
|
|
|
CC_OP_INCW,
|
|
|
|
CC_OP_INCL,
|
2005-01-04 00:50:08 +01:00
|
|
|
CC_OP_INCQ,
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
|
|
|
|
CC_OP_DECW,
|
|
|
|
CC_OP_DECL,
|
2005-01-04 00:50:08 +01:00
|
|
|
CC_OP_DECQ,
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2004-07-12 22:33:47 +02:00
|
|
|
CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
|
2003-09-30 22:34:21 +02:00
|
|
|
CC_OP_SHLW,
|
|
|
|
CC_OP_SHLL,
|
2005-01-04 00:50:08 +01:00
|
|
|
CC_OP_SHLQ,
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
|
|
|
|
CC_OP_SARW,
|
|
|
|
CC_OP_SARL,
|
2005-01-04 00:50:08 +01:00
|
|
|
CC_OP_SARQ,
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2013-01-24 01:44:37 +01:00
|
|
|
CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
|
|
|
|
CC_OP_BMILGW,
|
|
|
|
CC_OP_BMILGL,
|
|
|
|
CC_OP_BMILGQ,
|
|
|
|
|
2013-01-24 03:17:33 +01:00
|
|
|
CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
|
|
|
|
CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
|
|
|
|
CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
|
|
|
|
|
2013-01-29 22:38:43 +01:00
|
|
|
CC_OP_CLR, /* Z set, all other flags clear. */
|
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
CC_OP_NB,
|
2013-01-17 01:23:46 +01:00
|
|
|
} CCOp;
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
typedef struct SegmentCache {
|
|
|
|
uint32_t selector;
|
2005-01-04 00:50:08 +01:00
|
|
|
target_ulong base;
|
2003-09-30 22:34:21 +02:00
|
|
|
uint32_t limit;
|
|
|
|
uint32_t flags;
|
|
|
|
} SegmentCache;
|
|
|
|
|
2005-01-06 21:44:11 +01:00
|
|
|
typedef union {
|
2005-01-08 19:58:29 +01:00
|
|
|
uint8_t _b[16];
|
|
|
|
uint16_t _w[8];
|
|
|
|
uint32_t _l[4];
|
|
|
|
uint64_t _q[2];
|
2005-03-13 18:01:47 +01:00
|
|
|
float32 _s[4];
|
|
|
|
float64 _d[2];
|
2005-01-04 00:50:08 +01:00
|
|
|
} XMMReg;
|
|
|
|
|
2005-01-06 21:44:11 +01:00
|
|
|
typedef union {
|
|
|
|
uint8_t _b[8];
|
2008-04-08 21:51:29 +02:00
|
|
|
uint16_t _w[4];
|
|
|
|
uint32_t _l[2];
|
|
|
|
float32 _s[2];
|
2005-01-06 21:44:11 +01:00
|
|
|
uint64_t q;
|
|
|
|
} MMXReg;
|
|
|
|
|
2009-07-27 16:13:06 +02:00
|
|
|
#ifdef HOST_WORDS_BIGENDIAN
|
2005-01-06 21:44:11 +01:00
|
|
|
#define XMM_B(n) _b[15 - (n)]
|
|
|
|
#define XMM_W(n) _w[7 - (n)]
|
|
|
|
#define XMM_L(n) _l[3 - (n)]
|
2005-01-08 19:58:29 +01:00
|
|
|
#define XMM_S(n) _s[3 - (n)]
|
2005-01-06 21:44:11 +01:00
|
|
|
#define XMM_Q(n) _q[1 - (n)]
|
2005-01-08 19:58:29 +01:00
|
|
|
#define XMM_D(n) _d[1 - (n)]
|
2005-01-06 21:44:11 +01:00
|
|
|
|
|
|
|
#define MMX_B(n) _b[7 - (n)]
|
|
|
|
#define MMX_W(n) _w[3 - (n)]
|
|
|
|
#define MMX_L(n) _l[1 - (n)]
|
2008-04-08 21:51:29 +02:00
|
|
|
#define MMX_S(n) _s[1 - (n)]
|
2005-01-06 21:44:11 +01:00
|
|
|
#else
|
|
|
|
#define XMM_B(n) _b[n]
|
|
|
|
#define XMM_W(n) _w[n]
|
|
|
|
#define XMM_L(n) _l[n]
|
2005-01-08 19:58:29 +01:00
|
|
|
#define XMM_S(n) _s[n]
|
2005-01-06 21:44:11 +01:00
|
|
|
#define XMM_Q(n) _q[n]
|
2005-01-08 19:58:29 +01:00
|
|
|
#define XMM_D(n) _d[n]
|
2005-01-06 21:44:11 +01:00
|
|
|
|
|
|
|
#define MMX_B(n) _b[n]
|
|
|
|
#define MMX_W(n) _w[n]
|
|
|
|
#define MMX_L(n) _l[n]
|
2008-04-08 21:51:29 +02:00
|
|
|
#define MMX_S(n) _s[n]
|
2005-01-06 21:44:11 +01:00
|
|
|
#endif
|
2005-01-08 19:58:29 +01:00
|
|
|
#define MMX_Q(n) q
|
2005-01-06 21:44:11 +01:00
|
|
|
|
2009-09-29 22:48:58 +02:00
|
|
|
typedef union {
|
2011-05-15 14:09:18 +02:00
|
|
|
floatx80 d __attribute__((aligned(16)));
|
2009-09-29 22:48:58 +02:00
|
|
|
MMXReg mmx;
|
|
|
|
} FPReg;
|
|
|
|
|
2009-09-29 22:48:59 +02:00
|
|
|
typedef struct {
|
|
|
|
uint64_t base;
|
|
|
|
uint64_t mask;
|
|
|
|
} MTRRVar;
|
|
|
|
|
2009-09-17 18:14:13 +02:00
|
|
|
#define CPU_NB_REGS64 16
|
|
|
|
#define CPU_NB_REGS32 8
|
|
|
|
|
2005-01-04 00:50:08 +01:00
|
|
|
#ifdef TARGET_X86_64
|
2009-09-17 18:14:13 +02:00
|
|
|
#define CPU_NB_REGS CPU_NB_REGS64
|
2005-01-04 00:50:08 +01:00
|
|
|
#else
|
2009-09-17 18:14:13 +02:00
|
|
|
#define CPU_NB_REGS CPU_NB_REGS32
|
2005-01-04 00:50:08 +01:00
|
|
|
#endif
|
|
|
|
|
2013-07-25 17:05:22 +02:00
|
|
|
#define MAX_FIXED_COUNTERS 3
|
|
|
|
#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
|
|
|
|
|
2012-09-26 22:18:43 +02:00
|
|
|
#define NB_MMU_MODES 3
|
2007-10-14 09:07:08 +02:00
|
|
|
|
2012-02-17 18:31:17 +01:00
|
|
|
typedef enum TPRAccess {
|
|
|
|
TPR_ACCESS_READ,
|
|
|
|
TPR_ACCESS_WRITE,
|
|
|
|
} TPRAccess;
|
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
typedef struct CPUX86State {
|
|
|
|
/* standard registers */
|
2005-01-04 00:50:08 +01:00
|
|
|
target_ulong regs[CPU_NB_REGS];
|
|
|
|
target_ulong eip;
|
|
|
|
target_ulong eflags; /* eflags register. During CPU emulation, CC
|
2003-09-30 22:34:21 +02:00
|
|
|
flags and DF are set to zero because they are
|
|
|
|
stored elsewhere */
|
|
|
|
|
|
|
|
/* emulator internal eflags handling */
|
2005-01-04 00:50:08 +01:00
|
|
|
target_ulong cc_dst;
|
2013-01-24 01:03:16 +01:00
|
|
|
target_ulong cc_src;
|
|
|
|
target_ulong cc_src2;
|
2003-09-30 22:34:21 +02:00
|
|
|
uint32_t cc_op;
|
|
|
|
int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
|
2008-06-04 19:02:19 +02:00
|
|
|
uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
|
|
|
|
are known at translation time. */
|
|
|
|
uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2005-02-10 23:05:51 +01:00
|
|
|
/* segments */
|
|
|
|
SegmentCache segs[6]; /* selector values */
|
|
|
|
SegmentCache ldt;
|
|
|
|
SegmentCache tr;
|
|
|
|
SegmentCache gdt; /* only base and limit are used */
|
|
|
|
SegmentCache idt; /* only base and limit are used */
|
|
|
|
|
2008-06-04 19:02:19 +02:00
|
|
|
target_ulong cr[5]; /* NOTE: cr1 is unused */
|
2009-09-29 22:48:49 +02:00
|
|
|
int32_t a20_mask;
|
2005-02-10 23:05:51 +01:00
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
/* FPU state */
|
|
|
|
unsigned int fpstt; /* top of stack index */
|
2009-09-29 22:48:51 +02:00
|
|
|
uint16_t fpus;
|
2009-09-29 22:48:50 +02:00
|
|
|
uint16_t fpuc;
|
2003-09-30 22:34:21 +02:00
|
|
|
uint8_t fptags[8]; /* 0 = valid, 1 = empty */
|
2009-09-29 22:48:58 +02:00
|
|
|
FPReg fpregs[8];
|
2011-06-15 15:17:26 +02:00
|
|
|
/* KVM-only so far */
|
|
|
|
uint16_t fpop;
|
|
|
|
uint64_t fpip;
|
|
|
|
uint64_t fpdp;
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
/* emulator internal variables */
|
2005-03-13 18:01:47 +01:00
|
|
|
float_status fp_status;
|
2011-05-15 14:09:18 +02:00
|
|
|
floatx80 ft0;
|
2007-09-17 10:09:54 +02:00
|
|
|
|
2008-04-08 21:51:29 +02:00
|
|
|
float_status mmx_status; /* for 3DNow! float ops */
|
2005-03-13 18:01:47 +01:00
|
|
|
float_status sse_status;
|
2005-01-08 19:58:29 +01:00
|
|
|
uint32_t mxcsr;
|
2005-01-04 00:50:08 +01:00
|
|
|
XMMReg xmm_regs[CPU_NB_REGS];
|
|
|
|
XMMReg xmm_t0;
|
2005-01-08 19:58:29 +01:00
|
|
|
MMXReg mmx_t0;
|
2005-01-04 00:50:08 +01:00
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
/* sysenter registers */
|
|
|
|
uint32_t sysenter_cs;
|
2008-09-25 20:16:18 +02:00
|
|
|
target_ulong sysenter_esp;
|
|
|
|
target_ulong sysenter_eip;
|
2005-04-23 19:46:55 +02:00
|
|
|
uint64_t efer;
|
|
|
|
uint64_t star;
|
2007-09-23 17:28:04 +02:00
|
|
|
|
2008-06-04 20:29:25 +02:00
|
|
|
uint64_t vm_hsave;
|
|
|
|
uint64_t vm_vmcb;
|
2008-06-04 19:39:33 +02:00
|
|
|
uint64_t tsc_offset;
|
2007-09-23 17:28:04 +02:00
|
|
|
uint64_t intercept;
|
|
|
|
uint16_t intercept_cr_read;
|
|
|
|
uint16_t intercept_cr_write;
|
|
|
|
uint16_t intercept_dr_read;
|
|
|
|
uint16_t intercept_dr_write;
|
|
|
|
uint32_t intercept_exceptions;
|
2008-06-04 19:02:19 +02:00
|
|
|
uint8_t v_tpr;
|
2007-09-23 17:28:04 +02:00
|
|
|
|
2005-01-04 00:50:08 +01:00
|
|
|
#ifdef TARGET_X86_64
|
|
|
|
target_ulong lstar;
|
|
|
|
target_ulong cstar;
|
|
|
|
target_ulong fmask;
|
|
|
|
target_ulong kernelgsbase;
|
|
|
|
#endif
|
2009-10-22 14:26:56 +02:00
|
|
|
uint64_t system_time_msr;
|
|
|
|
uint64_t wall_clock_msr;
|
2013-02-20 03:27:20 +01:00
|
|
|
uint64_t steal_time_msr;
|
2010-10-24 14:27:55 +02:00
|
|
|
uint64_t async_pf_en_msr;
|
2012-08-28 19:43:56 +02:00
|
|
|
uint64_t pv_eoi_en_msr;
|
2004-02-16 23:11:32 +01:00
|
|
|
|
2008-11-05 17:04:33 +01:00
|
|
|
uint64_t tsc;
|
2012-11-27 06:32:18 +01:00
|
|
|
uint64_t tsc_adjust;
|
2011-10-05 21:52:32 +02:00
|
|
|
uint64_t tsc_deadline;
|
2008-11-05 17:04:33 +01:00
|
|
|
|
2011-03-02 08:56:07 +01:00
|
|
|
uint64_t mcg_status;
|
2011-10-04 16:26:35 +02:00
|
|
|
uint64_t msr_ia32_misc_enable;
|
2013-07-07 17:13:37 +02:00
|
|
|
uint64_t msr_ia32_feature_control;
|
2011-03-02 08:56:07 +01:00
|
|
|
|
2013-07-25 17:05:22 +02:00
|
|
|
uint64_t msr_fixed_ctr_ctrl;
|
|
|
|
uint64_t msr_global_ctrl;
|
|
|
|
uint64_t msr_global_status;
|
|
|
|
uint64_t msr_global_ovf_ctrl;
|
|
|
|
uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
|
|
|
|
uint64_t msr_gp_counters[MAX_GP_COUNTERS];
|
|
|
|
uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
|
2011-03-02 08:56:07 +01:00
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
/* exception/interrupt handling */
|
|
|
|
int error_code;
|
|
|
|
int exception_is_int;
|
2005-01-06 21:44:11 +01:00
|
|
|
target_ulong exception_next_eip;
|
2005-01-04 00:50:08 +01:00
|
|
|
target_ulong dr[8]; /* debug registers */
|
2008-11-18 22:08:15 +01:00
|
|
|
union {
|
|
|
|
CPUBreakpoint *cpu_breakpoint[4];
|
|
|
|
CPUWatchpoint *cpu_watchpoint[4];
|
|
|
|
}; /* break/watchpoints for dr[0..3] */
|
2006-09-24 20:41:56 +02:00
|
|
|
uint32_t smbase;
|
2007-03-31 22:28:52 +02:00
|
|
|
int old_exception; /* exception in flight */
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2011-01-21 21:48:21 +01:00
|
|
|
/* KVM states, automatically cleared on reset */
|
|
|
|
uint8_t nmi_injected;
|
|
|
|
uint8_t nmi_pending;
|
|
|
|
|
2005-11-20 11:32:34 +01:00
|
|
|
CPU_COMMON
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2011-03-15 12:26:21 +01:00
|
|
|
uint64_t pat;
|
|
|
|
|
2005-01-04 00:50:08 +01:00
|
|
|
/* processor features (e.g. for CPUID insn) */
|
2005-04-23 19:46:55 +02:00
|
|
|
uint32_t cpuid_level;
|
2013-04-22 21:00:12 +02:00
|
|
|
uint32_t cpuid_xlevel;
|
|
|
|
uint32_t cpuid_xlevel2;
|
2005-01-04 00:50:08 +01:00
|
|
|
uint32_t cpuid_vendor1;
|
|
|
|
uint32_t cpuid_vendor2;
|
|
|
|
uint32_t cpuid_vendor3;
|
|
|
|
uint32_t cpuid_version;
|
2013-04-22 21:00:15 +02:00
|
|
|
FeatureWordArray features;
|
2005-04-23 19:46:55 +02:00
|
|
|
uint32_t cpuid_model[12];
|
2007-04-03 18:38:34 +02:00
|
|
|
uint32_t cpuid_apic_id;
|
2007-09-17 10:09:54 +02:00
|
|
|
|
2009-01-26 18:53:04 +01:00
|
|
|
/* MTRRs */
|
|
|
|
uint64_t mtrr_fixed[11];
|
|
|
|
uint64_t mtrr_deftype;
|
2009-09-29 22:48:59 +02:00
|
|
|
MTRRVar mtrr_var[8];
|
2009-01-26 18:53:04 +01:00
|
|
|
|
2008-11-05 17:04:33 +01:00
|
|
|
/* For KVM */
|
2009-05-02 02:18:38 +02:00
|
|
|
uint32_t mp_state;
|
2009-12-14 12:26:17 +01:00
|
|
|
int32_t exception_injected;
|
2009-11-06 19:39:24 +01:00
|
|
|
int32_t interrupt_injected;
|
2009-11-25 00:33:03 +01:00
|
|
|
uint8_t soft_interrupt;
|
|
|
|
uint8_t has_error_code;
|
|
|
|
uint32_t sipi_vector;
|
2011-02-03 20:19:53 +01:00
|
|
|
bool tsc_valid;
|
2011-07-07 16:13:12 +02:00
|
|
|
int tsc_khz;
|
2011-10-27 19:25:58 +02:00
|
|
|
void *kvm_xsave_buf;
|
|
|
|
|
2005-01-04 00:50:08 +01:00
|
|
|
/* in order to simplify APIC support, we leave this pointer to the
|
|
|
|
user */
|
2010-06-19 09:47:42 +02:00
|
|
|
struct DeviceState *apic_state;
|
2009-06-23 04:05:14 +02:00
|
|
|
|
2010-12-19 17:22:41 +01:00
|
|
|
uint64_t mcg_cap;
|
|
|
|
uint64_t mcg_ctl;
|
|
|
|
uint64_t mce_banks[MCE_BANKS_DEF*4];
|
2009-09-19 00:30:49 +02:00
|
|
|
|
|
|
|
uint64_t tsc_aux;
|
2009-10-05 22:41:04 +02:00
|
|
|
|
|
|
|
/* vmstate */
|
|
|
|
uint16_t fpus_vmstate;
|
|
|
|
uint16_t fptag_vmstate;
|
|
|
|
uint16_t fpregs_format_vmstate;
|
2010-06-17 11:53:07 +02:00
|
|
|
|
|
|
|
uint64_t xstate_bv;
|
|
|
|
XMMReg ymmh_regs[CPU_NB_REGS];
|
|
|
|
|
|
|
|
uint64_t xcr0;
|
2012-02-17 18:31:17 +01:00
|
|
|
|
|
|
|
TPRAccess tpr_access_type;
|
2003-09-30 22:34:21 +02:00
|
|
|
} CPUX86State;
|
|
|
|
|
2012-04-02 23:20:08 +02:00
|
|
|
#include "cpu-qom.h"
|
|
|
|
|
2012-05-02 18:42:46 +02:00
|
|
|
X86CPU *cpu_x86_init(const char *cpu_model);
|
2013-04-29 18:54:13 +02:00
|
|
|
X86CPU *cpu_x86_create(const char *cpu_model, DeviceState *icc_bridge,
|
|
|
|
Error **errp);
|
2003-09-30 22:34:21 +02:00
|
|
|
int cpu_x86_exec(CPUX86State *s);
|
2012-09-05 22:41:08 +02:00
|
|
|
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
|
2010-02-20 18:14:59 +01:00
|
|
|
void x86_cpudef_setup(void);
|
2012-03-14 01:38:21 +01:00
|
|
|
int cpu_x86_support_mca_broadcast(CPUX86State *env);
|
2010-02-20 18:14:59 +01:00
|
|
|
|
2004-04-25 19:57:43 +02:00
|
|
|
int cpu_get_pic_interrupt(CPUX86State *s);
|
2004-05-08 23:08:41 +02:00
|
|
|
/* MSDOS compatibility mode FPU exception support */
|
|
|
|
void cpu_set_ferr(CPUX86State *s);
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
/* this function must always be used to load data in the segment
|
|
|
|
cache: it synchronizes the hflags with the segment cache values */
|
2007-09-16 23:08:06 +02:00
|
|
|
static inline void cpu_x86_load_seg_cache(CPUX86State *env,
|
2003-09-30 22:34:21 +02:00
|
|
|
int seg_reg, unsigned int selector,
|
2006-09-27 21:54:02 +02:00
|
|
|
target_ulong base,
|
2007-09-16 23:08:06 +02:00
|
|
|
unsigned int limit,
|
2003-09-30 22:34:21 +02:00
|
|
|
unsigned int flags)
|
|
|
|
{
|
|
|
|
SegmentCache *sc;
|
|
|
|
unsigned int new_hflags;
|
2007-09-17 10:09:54 +02:00
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
sc = &env->segs[seg_reg];
|
|
|
|
sc->selector = selector;
|
|
|
|
sc->base = base;
|
|
|
|
sc->limit = limit;
|
|
|
|
sc->flags = flags;
|
|
|
|
|
|
|
|
/* update the hidden flags */
|
2005-01-04 00:50:08 +01:00
|
|
|
{
|
|
|
|
if (seg_reg == R_CS) {
|
|
|
|
#ifdef TARGET_X86_64
|
|
|
|
if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
|
|
|
|
/* long mode */
|
|
|
|
env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
|
|
|
|
env->hflags &= ~(HF_ADDSEG_MASK);
|
2007-09-16 23:08:06 +02:00
|
|
|
} else
|
2005-01-04 00:50:08 +01:00
|
|
|
#endif
|
|
|
|
{
|
|
|
|
/* legacy / compatibility case */
|
|
|
|
new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
|
|
|
|
>> (DESC_B_SHIFT - HF_CS32_SHIFT);
|
|
|
|
env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
|
|
|
|
new_hflags;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
|
|
|
|
>> (DESC_B_SHIFT - HF_SS32_SHIFT);
|
|
|
|
if (env->hflags & HF_CS64_MASK) {
|
|
|
|
/* zero base assumed for DS, ES and SS in long mode */
|
2007-09-16 23:08:06 +02:00
|
|
|
} else if (!(env->cr[0] & CR0_PE_MASK) ||
|
2005-01-12 23:36:43 +01:00
|
|
|
(env->eflags & VM_MASK) ||
|
|
|
|
!(env->hflags & HF_CS32_MASK)) {
|
2005-01-04 00:50:08 +01:00
|
|
|
/* XXX: try to avoid this test. The problem comes from the
|
|
|
|
fact that is real mode or vm86 mode we only modify the
|
|
|
|
'base' and 'selector' fields of the segment cache to go
|
|
|
|
faster. A solution may be to force addseg to one in
|
|
|
|
translate-i386.c. */
|
|
|
|
new_hflags |= HF_ADDSEG_MASK;
|
|
|
|
} else {
|
2007-09-16 23:08:06 +02:00
|
|
|
new_hflags |= ((env->segs[R_DS].base |
|
2005-01-12 23:36:43 +01:00
|
|
|
env->segs[R_ES].base |
|
2007-09-16 23:08:06 +02:00
|
|
|
env->segs[R_SS].base) != 0) <<
|
2005-01-04 00:50:08 +01:00
|
|
|
HF_ADDSEG_SHIFT;
|
|
|
|
}
|
2007-09-16 23:08:06 +02:00
|
|
|
env->hflags = (env->hflags &
|
2005-01-04 00:50:08 +01:00
|
|
|
~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
|
2003-09-30 22:34:21 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-05-03 15:37:01 +02:00
|
|
|
static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
|
2010-06-19 09:42:34 +02:00
|
|
|
int sipi_vector)
|
|
|
|
{
|
2013-01-17 18:51:17 +01:00
|
|
|
CPUState *cs = CPU(cpu);
|
2012-05-03 15:37:01 +02:00
|
|
|
CPUX86State *env = &cpu->env;
|
|
|
|
|
2010-06-19 09:42:34 +02:00
|
|
|
env->eip = 0;
|
|
|
|
cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
|
|
|
|
sipi_vector << 12,
|
|
|
|
env->segs[R_CS].limit,
|
|
|
|
env->segs[R_CS].flags);
|
2013-01-17 18:51:17 +01:00
|
|
|
cs->halted = 0;
|
2010-06-19 09:42:34 +02:00
|
|
|
}
|
|
|
|
|
2009-06-27 09:53:51 +02:00
|
|
|
int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
|
|
|
|
target_ulong *base, unsigned int *limit,
|
|
|
|
unsigned int *flags);
|
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
/* wrapper, just in case memory mappings must be changed */
|
|
|
|
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
|
|
|
|
{
|
|
|
|
#if HF_CPL_MASK == 3
|
|
|
|
s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
|
|
|
|
#else
|
|
|
|
#error HF_CPL_MASK is hardcoded
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
x86 cleanup
Remove some unnecessary includes, add needed includes, move prototypes to
cpu.h to suppress missing prototype warnings.
Remove unused functions and prototypes (cpu_x86_flush_tlb, cpu_lock,
cpu_unlock, restore_native_fp_state, save_native_fp_state).
Make some functions and data static (f15rk, parity_table, rclw_table,
rclb_table, raise_interrupt, fpu_raise_exception), they are not used
outside op_helper.c anymore.
Make some x86_64 and user only code conditional to avoid warnings.
Document where each function is implemented in cpu.h and exec.h.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@6005 c046a42c-6fe2-441c-8c8c-71466251a162
2008-12-13 12:49:17 +01:00
|
|
|
/* op_helper.c */
|
2004-03-31 20:56:43 +02:00
|
|
|
/* used for debug or cpu save/restore */
|
2011-05-15 14:09:18 +02:00
|
|
|
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
|
|
|
|
floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
|
2004-03-31 20:56:43 +02:00
|
|
|
|
x86 cleanup
Remove some unnecessary includes, add needed includes, move prototypes to
cpu.h to suppress missing prototype warnings.
Remove unused functions and prototypes (cpu_x86_flush_tlb, cpu_lock,
cpu_unlock, restore_native_fp_state, save_native_fp_state).
Make some functions and data static (f15rk, parity_table, rclw_table,
rclb_table, raise_interrupt, fpu_raise_exception), they are not used
outside op_helper.c anymore.
Make some x86_64 and user only code conditional to avoid warnings.
Document where each function is implemented in cpu.h and exec.h.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@6005 c046a42c-6fe2-441c-8c8c-71466251a162
2008-12-13 12:49:17 +01:00
|
|
|
/* cpu-exec.c */
|
2003-09-30 22:34:21 +02:00
|
|
|
/* the following helpers are only usable in user mode simulation as
|
|
|
|
they can trigger unexpected exceptions */
|
|
|
|
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
|
2007-11-11 23:16:56 +01:00
|
|
|
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
|
|
|
|
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
|
2003-09-30 22:34:21 +02:00
|
|
|
|
|
|
|
/* you can call this signal handler from your SIGBUS and SIGSEGV
|
|
|
|
signal handlers to inform the virtual CPU of exceptions. non zero
|
|
|
|
is returned if the signal was handled by the virtual CPU. */
|
2007-09-16 23:08:06 +02:00
|
|
|
int cpu_x86_signal_handler(int host_signum, void *pinfo,
|
2003-09-30 22:34:21 +02:00
|
|
|
void *puc);
|
x86 cleanup
Remove some unnecessary includes, add needed includes, move prototypes to
cpu.h to suppress missing prototype warnings.
Remove unused functions and prototypes (cpu_x86_flush_tlb, cpu_lock,
cpu_unlock, restore_native_fp_state, save_native_fp_state).
Make some functions and data static (f15rk, parity_table, rclw_table,
rclb_table, raise_interrupt, fpu_raise_exception), they are not used
outside op_helper.c anymore.
Make some x86_64 and user only code conditional to avoid warnings.
Document where each function is implemented in cpu.h and exec.h.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@6005 c046a42c-6fe2-441c-8c8c-71466251a162
2008-12-13 12:49:17 +01:00
|
|
|
|
2010-03-11 14:38:55 +01:00
|
|
|
/* cpuid.c */
|
|
|
|
void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
|
|
|
|
uint32_t *eax, uint32_t *ebx,
|
|
|
|
uint32_t *ecx, uint32_t *edx);
|
2010-06-19 09:42:34 +02:00
|
|
|
void cpu_clear_apic_feature(CPUX86State *env);
|
2011-01-21 21:48:07 +01:00
|
|
|
void host_cpuid(uint32_t function, uint32_t count,
|
|
|
|
uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
|
2010-03-11 14:38:55 +01:00
|
|
|
|
x86 cleanup
Remove some unnecessary includes, add needed includes, move prototypes to
cpu.h to suppress missing prototype warnings.
Remove unused functions and prototypes (cpu_x86_flush_tlb, cpu_lock,
cpu_unlock, restore_native_fp_state, save_native_fp_state).
Make some functions and data static (f15rk, parity_table, rclw_table,
rclb_table, raise_interrupt, fpu_raise_exception), they are not used
outside op_helper.c anymore.
Make some x86_64 and user only code conditional to avoid warnings.
Document where each function is implemented in cpu.h and exec.h.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@6005 c046a42c-6fe2-441c-8c8c-71466251a162
2008-12-13 12:49:17 +01:00
|
|
|
/* helper.c */
|
|
|
|
int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr,
|
2011-08-01 18:12:17 +02:00
|
|
|
int is_write, int mmu_idx);
|
2009-08-10 22:37:36 +02:00
|
|
|
#define cpu_handle_mmu_fault cpu_x86_handle_mmu_fault
|
2013-01-18 15:19:06 +01:00
|
|
|
void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
|
2003-09-30 22:34:21 +02:00
|
|
|
|
2013-01-15 08:01:07 +01:00
|
|
|
static inline bool hw_local_breakpoint_enabled(unsigned long dr7, int index)
|
x86 cleanup
Remove some unnecessary includes, add needed includes, move prototypes to
cpu.h to suppress missing prototype warnings.
Remove unused functions and prototypes (cpu_x86_flush_tlb, cpu_lock,
cpu_unlock, restore_native_fp_state, save_native_fp_state).
Make some functions and data static (f15rk, parity_table, rclw_table,
rclb_table, raise_interrupt, fpu_raise_exception), they are not used
outside op_helper.c anymore.
Make some x86_64 and user only code conditional to avoid warnings.
Document where each function is implemented in cpu.h and exec.h.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@6005 c046a42c-6fe2-441c-8c8c-71466251a162
2008-12-13 12:49:17 +01:00
|
|
|
{
|
2013-01-15 08:01:07 +01:00
|
|
|
return (dr7 >> (index * 2)) & 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline bool hw_global_breakpoint_enabled(unsigned long dr7, int index)
|
|
|
|
{
|
|
|
|
return (dr7 >> (index * 2)) & 2;
|
|
|
|
|
|
|
|
}
|
|
|
|
static inline bool hw_breakpoint_enabled(unsigned long dr7, int index)
|
|
|
|
{
|
|
|
|
return hw_global_breakpoint_enabled(dr7, index) ||
|
|
|
|
hw_local_breakpoint_enabled(dr7, index);
|
x86 cleanup
Remove some unnecessary includes, add needed includes, move prototypes to
cpu.h to suppress missing prototype warnings.
Remove unused functions and prototypes (cpu_x86_flush_tlb, cpu_lock,
cpu_unlock, restore_native_fp_state, save_native_fp_state).
Make some functions and data static (f15rk, parity_table, rclw_table,
rclb_table, raise_interrupt, fpu_raise_exception), they are not used
outside op_helper.c anymore.
Make some x86_64 and user only code conditional to avoid warnings.
Document where each function is implemented in cpu.h and exec.h.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@6005 c046a42c-6fe2-441c-8c8c-71466251a162
2008-12-13 12:49:17 +01:00
|
|
|
}
|
2004-05-20 16:02:14 +02:00
|
|
|
|
x86 cleanup
Remove some unnecessary includes, add needed includes, move prototypes to
cpu.h to suppress missing prototype warnings.
Remove unused functions and prototypes (cpu_x86_flush_tlb, cpu_lock,
cpu_unlock, restore_native_fp_state, save_native_fp_state).
Make some functions and data static (f15rk, parity_table, rclw_table,
rclb_table, raise_interrupt, fpu_raise_exception), they are not used
outside op_helper.c anymore.
Make some x86_64 and user only code conditional to avoid warnings.
Document where each function is implemented in cpu.h and exec.h.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@6005 c046a42c-6fe2-441c-8c8c-71466251a162
2008-12-13 12:49:17 +01:00
|
|
|
static inline int hw_breakpoint_type(unsigned long dr7, int index)
|
|
|
|
{
|
2009-12-14 12:26:27 +01:00
|
|
|
return (dr7 >> (DR7_TYPE_SHIFT + (index * 4))) & 3;
|
x86 cleanup
Remove some unnecessary includes, add needed includes, move prototypes to
cpu.h to suppress missing prototype warnings.
Remove unused functions and prototypes (cpu_x86_flush_tlb, cpu_lock,
cpu_unlock, restore_native_fp_state, save_native_fp_state).
Make some functions and data static (f15rk, parity_table, rclw_table,
rclb_table, raise_interrupt, fpu_raise_exception), they are not used
outside op_helper.c anymore.
Make some x86_64 and user only code conditional to avoid warnings.
Document where each function is implemented in cpu.h and exec.h.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@6005 c046a42c-6fe2-441c-8c8c-71466251a162
2008-12-13 12:49:17 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline int hw_breakpoint_len(unsigned long dr7, int index)
|
|
|
|
{
|
2009-12-14 12:26:27 +01:00
|
|
|
int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 4))) & 3);
|
x86 cleanup
Remove some unnecessary includes, add needed includes, move prototypes to
cpu.h to suppress missing prototype warnings.
Remove unused functions and prototypes (cpu_x86_flush_tlb, cpu_lock,
cpu_unlock, restore_native_fp_state, save_native_fp_state).
Make some functions and data static (f15rk, parity_table, rclw_table,
rclb_table, raise_interrupt, fpu_raise_exception), they are not used
outside op_helper.c anymore.
Make some x86_64 and user only code conditional to avoid warnings.
Document where each function is implemented in cpu.h and exec.h.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@6005 c046a42c-6fe2-441c-8c8c-71466251a162
2008-12-13 12:49:17 +01:00
|
|
|
return (len == 2) ? 8 : len + 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
void hw_breakpoint_insert(CPUX86State *env, int index);
|
|
|
|
void hw_breakpoint_remove(CPUX86State *env, int index);
|
2013-01-15 06:39:56 +01:00
|
|
|
bool check_hw_breakpoints(CPUX86State *env, bool force_dr6_update);
|
2012-06-19 15:39:46 +02:00
|
|
|
void breakpoint_handler(CPUX86State *env);
|
x86 cleanup
Remove some unnecessary includes, add needed includes, move prototypes to
cpu.h to suppress missing prototype warnings.
Remove unused functions and prototypes (cpu_x86_flush_tlb, cpu_lock,
cpu_unlock, restore_native_fp_state, save_native_fp_state).
Make some functions and data static (f15rk, parity_table, rclw_table,
rclb_table, raise_interrupt, fpu_raise_exception), they are not used
outside op_helper.c anymore.
Make some x86_64 and user only code conditional to avoid warnings.
Document where each function is implemented in cpu.h and exec.h.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@6005 c046a42c-6fe2-441c-8c8c-71466251a162
2008-12-13 12:49:17 +01:00
|
|
|
|
|
|
|
/* will be suppressed */
|
|
|
|
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
|
|
|
|
void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
|
|
|
|
void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
|
|
|
|
|
|
|
|
/* hw/pc.c */
|
|
|
|
void cpu_smm_update(CPUX86State *env);
|
|
|
|
uint64_t cpu_get_tsc(CPUX86State *env);
|
2008-11-05 16:34:06 +01:00
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
#define TARGET_PAGE_BITS 12
|
2007-06-03 23:02:38 +02:00
|
|
|
|
2010-03-10 23:33:23 +01:00
|
|
|
#ifdef TARGET_X86_64
|
|
|
|
#define TARGET_PHYS_ADDR_SPACE_BITS 52
|
|
|
|
/* ??? This is really 48 bits, sign-extended, but the only thing
|
|
|
|
accessible to userland with bit 48 set is the VSYSCALL, and that
|
|
|
|
is handled via other mechanisms. */
|
|
|
|
#define TARGET_VIRT_ADDR_SPACE_BITS 47
|
|
|
|
#else
|
|
|
|
#define TARGET_PHYS_ADDR_SPACE_BITS 36
|
|
|
|
#define TARGET_VIRT_ADDR_SPACE_BITS 32
|
|
|
|
#endif
|
|
|
|
|
2012-05-02 18:42:46 +02:00
|
|
|
static inline CPUX86State *cpu_init(const char *cpu_model)
|
|
|
|
{
|
|
|
|
X86CPU *cpu = cpu_x86_init(cpu_model);
|
|
|
|
if (cpu == NULL) {
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
return &cpu->env;
|
|
|
|
}
|
|
|
|
|
2007-06-03 23:02:38 +02:00
|
|
|
#define cpu_exec cpu_x86_exec
|
|
|
|
#define cpu_gen_code cpu_x86_gen_code
|
|
|
|
#define cpu_signal_handler cpu_x86_signal_handler
|
2012-09-05 22:41:08 +02:00
|
|
|
#define cpu_list x86_cpu_list
|
2013-07-25 17:05:21 +02:00
|
|
|
#define cpudef_setup x86_cpudef_setup
|
2007-06-03 23:02:38 +02:00
|
|
|
|
2007-10-14 09:07:08 +02:00
|
|
|
/* MMU modes definitions */
|
|
|
|
#define MMU_MODE0_SUFFIX _kernel
|
|
|
|
#define MMU_MODE1_SUFFIX _user
|
2012-09-26 22:18:43 +02:00
|
|
|
#define MMU_MODE2_SUFFIX _ksmap /* Kernel with SMAP override */
|
|
|
|
#define MMU_KERNEL_IDX 0
|
|
|
|
#define MMU_USER_IDX 1
|
|
|
|
#define MMU_KSMAP_IDX 2
|
2012-03-14 01:38:21 +01:00
|
|
|
static inline int cpu_mmu_index (CPUX86State *env)
|
2007-10-14 09:07:08 +02:00
|
|
|
{
|
2012-09-26 22:18:43 +02:00
|
|
|
return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
|
|
|
|
((env->hflags & HF_SMAP_MASK) && (env->eflags & AC_MASK))
|
|
|
|
? MMU_KSMAP_IDX : MMU_KERNEL_IDX;
|
2007-10-14 09:07:08 +02:00
|
|
|
}
|
|
|
|
|
2013-01-24 01:03:16 +01:00
|
|
|
#define CC_DST (env->cc_dst)
|
|
|
|
#define CC_SRC (env->cc_src)
|
|
|
|
#define CC_SRC2 (env->cc_src2)
|
|
|
|
#define CC_OP (env->cc_op)
|
2011-05-21 09:10:23 +02:00
|
|
|
|
2012-04-29 14:21:21 +02:00
|
|
|
/* n must be a constant to be efficient */
|
|
|
|
static inline target_long lshift(target_long x, int n)
|
|
|
|
{
|
|
|
|
if (n >= 0) {
|
|
|
|
return x << n;
|
|
|
|
} else {
|
|
|
|
return x >> (-n);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-05-21 09:10:23 +02:00
|
|
|
/* float macros */
|
|
|
|
#define FT0 (env->ft0)
|
|
|
|
#define ST0 (env->fpregs[env->fpstt].d)
|
|
|
|
#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
|
|
|
|
#define ST1 ST(1)
|
|
|
|
|
x86 cleanup
Remove some unnecessary includes, add needed includes, move prototypes to
cpu.h to suppress missing prototype warnings.
Remove unused functions and prototypes (cpu_x86_flush_tlb, cpu_lock,
cpu_unlock, restore_native_fp_state, save_native_fp_state).
Make some functions and data static (f15rk, parity_table, rclw_table,
rclb_table, raise_interrupt, fpu_raise_exception), they are not used
outside op_helper.c anymore.
Make some x86_64 and user only code conditional to avoid warnings.
Document where each function is implemented in cpu.h and exec.h.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@6005 c046a42c-6fe2-441c-8c8c-71466251a162
2008-12-13 12:49:17 +01:00
|
|
|
/* translate.c */
|
2008-05-28 14:30:31 +02:00
|
|
|
void optimize_flags_init(void);
|
|
|
|
|
2012-12-17 18:19:49 +01:00
|
|
|
#include "exec/cpu-all.h"
|
2007-09-23 17:28:04 +02:00
|
|
|
#include "svm.h"
|
|
|
|
|
2010-06-19 09:42:34 +02:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2013-02-05 17:06:20 +01:00
|
|
|
#include "hw/i386/apic.h"
|
2010-06-19 09:42:34 +02:00
|
|
|
#endif
|
|
|
|
|
2013-01-17 18:51:17 +01:00
|
|
|
static inline bool cpu_has_work(CPUState *cs)
|
2011-05-21 09:10:23 +02:00
|
|
|
{
|
2013-01-17 18:51:17 +01:00
|
|
|
X86CPU *cpu = X86_CPU(cs);
|
|
|
|
CPUX86State *env = &cpu->env;
|
2012-05-03 06:43:49 +02:00
|
|
|
|
2013-01-17 18:51:17 +01:00
|
|
|
return ((cs->interrupt_request & (CPU_INTERRUPT_HARD |
|
|
|
|
CPU_INTERRUPT_POLL)) &&
|
2011-05-21 09:10:23 +02:00
|
|
|
(env->eflags & IF_MASK)) ||
|
2013-01-17 18:51:17 +01:00
|
|
|
(cs->interrupt_request & (CPU_INTERRUPT_NMI |
|
|
|
|
CPU_INTERRUPT_INIT |
|
|
|
|
CPU_INTERRUPT_SIPI |
|
|
|
|
CPU_INTERRUPT_MCE));
|
2011-05-21 09:10:23 +02:00
|
|
|
}
|
|
|
|
|
2012-12-17 18:19:49 +01:00
|
|
|
#include "exec/exec-all.h"
|
2011-05-21 09:10:23 +02:00
|
|
|
|
2012-03-14 01:38:21 +01:00
|
|
|
static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
|
2008-11-18 20:46:41 +01:00
|
|
|
target_ulong *cs_base, int *flags)
|
|
|
|
{
|
|
|
|
*cs_base = env->segs[R_CS].base;
|
|
|
|
*pc = *cs_base + env->eip;
|
2009-05-10 22:30:53 +02:00
|
|
|
*flags = env->hflags |
|
2012-09-26 22:18:43 +02:00
|
|
|
(env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
|
2008-11-18 20:46:41 +01:00
|
|
|
}
|
|
|
|
|
2012-05-05 01:14:41 +02:00
|
|
|
void do_cpu_init(X86CPU *cpu);
|
|
|
|
void do_cpu_sipi(X86CPU *cpu);
|
2011-03-02 08:56:08 +01:00
|
|
|
|
2011-03-02 08:56:10 +01:00
|
|
|
#define MCE_INJECT_BROADCAST 1
|
|
|
|
#define MCE_INJECT_UNCOND_AO 2
|
|
|
|
|
2012-05-03 15:22:54 +02:00
|
|
|
void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
|
2011-03-02 08:56:09 +01:00
|
|
|
uint64_t status, uint64_t mcg_status, uint64_t addr,
|
2011-03-02 08:56:10 +01:00
|
|
|
uint64_t misc, int flags);
|
2011-03-02 08:56:08 +01:00
|
|
|
|
2012-04-28 21:53:52 +02:00
|
|
|
/* excp_helper.c */
|
2012-04-28 21:35:10 +02:00
|
|
|
void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
|
|
|
|
void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
|
|
|
|
int error_code);
|
2012-04-28 21:53:52 +02:00
|
|
|
void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
|
|
|
|
int error_code, int next_eip_addend);
|
|
|
|
|
2012-04-29 14:21:21 +02:00
|
|
|
/* cc_helper.c */
|
|
|
|
extern const uint8_t parity_table[256];
|
|
|
|
uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
|
|
|
|
|
|
|
|
static inline uint32_t cpu_compute_eflags(CPUX86State *env)
|
|
|
|
{
|
2013-05-28 10:21:08 +02:00
|
|
|
return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
|
2012-04-29 14:21:21 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/* NOTE: CC_OP must be modified manually to CC_OP_EFLAGS */
|
|
|
|
static inline void cpu_load_eflags(CPUX86State *env, int eflags,
|
|
|
|
int update_mask)
|
|
|
|
{
|
|
|
|
CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
|
2013-05-28 10:21:08 +02:00
|
|
|
env->df = 1 - (2 * ((eflags >> 10) & 1));
|
2012-04-29 14:21:21 +02:00
|
|
|
env->eflags = (env->eflags & ~update_mask) |
|
|
|
|
(eflags & update_mask) | 0x2;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* load efer and update the corresponding hflags. XXX: do consistency
|
|
|
|
checks with cpuid bits? */
|
|
|
|
static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
|
|
|
|
{
|
|
|
|
env->efer = val;
|
|
|
|
env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
|
|
|
|
if (env->efer & MSR_EFER_LMA) {
|
|
|
|
env->hflags |= HF_LMA_MASK;
|
|
|
|
}
|
|
|
|
if (env->efer & MSR_EFER_SVME) {
|
|
|
|
env->hflags |= HF_SVME_MASK;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-04-29 16:42:35 +02:00
|
|
|
/* svm_helper.c */
|
|
|
|
void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
|
|
|
|
uint64_t param);
|
|
|
|
void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
|
|
|
|
|
2013-02-02 10:57:51 +01:00
|
|
|
/* seg_helper.c */
|
2012-04-28 21:53:52 +02:00
|
|
|
void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
|
2011-05-16 21:38:48 +02:00
|
|
|
|
2013-07-03 02:45:17 +02:00
|
|
|
void do_smm_enter(X86CPU *cpu);
|
2011-05-16 21:38:48 +02:00
|
|
|
|
2012-03-14 01:38:21 +01:00
|
|
|
void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
|
2012-02-17 18:31:17 +01:00
|
|
|
|
2013-01-17 21:59:29 +01:00
|
|
|
void disable_kvm_pv_eoi(void);
|
2012-10-18 00:15:48 +02:00
|
|
|
|
2013-04-25 20:43:00 +02:00
|
|
|
void x86_cpu_compat_set_features(const char *cpu_model, FeatureWord w,
|
|
|
|
uint32_t feat_add, uint32_t feat_remove);
|
|
|
|
|
|
|
|
|
2013-01-04 23:01:06 +01:00
|
|
|
/* Return name of 32-bit register, from a R_* constant */
|
|
|
|
const char *get_register_name_32(unsigned int reg);
|
|
|
|
|
2013-01-22 21:25:04 +01:00
|
|
|
uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index);
|
2013-01-22 21:25:09 +01:00
|
|
|
void enable_compat_apic_id_mode(void);
|
2013-01-22 21:25:04 +01:00
|
|
|
|
2013-03-21 00:23:20 +01:00
|
|
|
#define APIC_DEFAULT_ADDRESS 0xfee00000
|
2013-04-25 16:05:29 +02:00
|
|
|
#define APIC_SPACE_SIZE 0x100000
|
2013-03-21 00:23:20 +01:00
|
|
|
|
2003-09-30 22:34:21 +02:00
|
|
|
#endif /* CPU_I386_H */
|