2011-03-07 01:34:04 +01:00
|
|
|
/*
|
|
|
|
* QEMU float support
|
|
|
|
*
|
2015-01-12 15:38:28 +01:00
|
|
|
* The code in this source file is derived from release 2a of the SoftFloat
|
|
|
|
* IEC/IEEE Floating-point Arithmetic Package. Those parts of the code (and
|
|
|
|
* some later contributions) are provided under that license, as detailed below.
|
|
|
|
* It has subsequently been modified by contributors to the QEMU Project,
|
|
|
|
* so some portions are provided under:
|
|
|
|
* the SoftFloat-2a license
|
|
|
|
* the BSD license
|
|
|
|
* GPL-v2-or-later
|
|
|
|
*
|
|
|
|
* Any future contributions to this file after December 1st 2014 will be
|
|
|
|
* taken to be licensed under the Softfloat-2a license unless specifically
|
|
|
|
* indicated otherwise.
|
2011-03-07 01:34:04 +01:00
|
|
|
*/
|
|
|
|
|
2015-01-12 15:38:25 +01:00
|
|
|
/*
|
|
|
|
===============================================================================
|
|
|
|
This C header file is part of the SoftFloat IEC/IEEE Floating-point
|
|
|
|
Arithmetic Package, Release 2a.
|
2005-03-13 17:54:06 +01:00
|
|
|
|
|
|
|
Written by John R. Hauser. This work was made possible in part by the
|
|
|
|
International Computer Science Institute, located at Suite 600, 1947 Center
|
|
|
|
Street, Berkeley, California 94704. Funding was partially provided by the
|
|
|
|
National Science Foundation under grant MIP-9311980. The original version
|
|
|
|
of this code was written as part of a project to build a fixed-point vector
|
|
|
|
processor in collaboration with the University of California at Berkeley,
|
|
|
|
overseen by Profs. Nelson Morgan and John Wawrzynek. More information
|
2015-01-12 15:38:25 +01:00
|
|
|
is available through the Web page `http://HTTP.CS.Berkeley.EDU/~jhauser/
|
2005-03-13 17:54:06 +01:00
|
|
|
arithmetic/SoftFloat.html'.
|
|
|
|
|
2015-01-12 15:38:25 +01:00
|
|
|
THIS SOFTWARE IS DISTRIBUTED AS IS, FOR FREE. Although reasonable effort
|
|
|
|
has been made to avoid it, THIS SOFTWARE MAY CONTAIN FAULTS THAT WILL AT
|
|
|
|
TIMES RESULT IN INCORRECT BEHAVIOR. USE OF THIS SOFTWARE IS RESTRICTED TO
|
|
|
|
PERSONS AND ORGANIZATIONS WHO CAN AND WILL TAKE FULL RESPONSIBILITY FOR ANY
|
|
|
|
AND ALL LOSSES, COSTS, OR OTHER PROBLEMS ARISING FROM ITS USE.
|
2005-03-13 17:54:06 +01:00
|
|
|
|
|
|
|
Derivative works are acceptable, even for commercial purposes, so long as
|
2015-01-12 15:38:25 +01:00
|
|
|
(1) they include prominent notice that the work is derivative, and (2) they
|
|
|
|
include prominent notice akin to these four paragraphs for those parts of
|
|
|
|
this code that are retained.
|
2005-03-13 17:54:06 +01:00
|
|
|
|
2015-01-12 15:38:25 +01:00
|
|
|
===============================================================================
|
|
|
|
*/
|
2005-03-13 17:54:06 +01:00
|
|
|
|
2015-01-12 15:38:28 +01:00
|
|
|
/* BSD licensing:
|
|
|
|
* Copyright (c) 2006, Fabrice Bellard
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are met:
|
|
|
|
*
|
|
|
|
* 1. Redistributions of source code must retain the above copyright notice,
|
|
|
|
* this list of conditions and the following disclaimer.
|
|
|
|
*
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright notice,
|
|
|
|
* this list of conditions and the following disclaimer in the documentation
|
|
|
|
* and/or other materials provided with the distribution.
|
|
|
|
*
|
|
|
|
* 3. Neither the name of the copyright holder nor the names of its contributors
|
|
|
|
* may be used to endorse or promote products derived from this software without
|
|
|
|
* specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
|
|
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
|
|
|
|
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
|
|
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
|
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
|
|
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
|
|
|
|
* THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Portions of this work are licensed under the terms of the GNU GPL,
|
|
|
|
* version 2 or later. See the COPYING file in the top-level directory.
|
|
|
|
*/
|
|
|
|
|
2005-03-13 17:54:06 +01:00
|
|
|
#ifndef SOFTFLOAT_H
|
|
|
|
#define SOFTFLOAT_H
|
|
|
|
|
2005-03-13 19:52:29 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Software IEC/IEEE floating-point ordering relations
|
|
|
|
*----------------------------------------------------------------------------*/
|
|
|
|
enum {
|
|
|
|
float_relation_less = -1,
|
|
|
|
float_relation_equal = 0,
|
|
|
|
float_relation_greater = 1,
|
|
|
|
float_relation_unordered = 2
|
|
|
|
};
|
|
|
|
|
2018-01-19 17:36:40 +01:00
|
|
|
#include "fpu/softfloat-types.h"
|
2019-08-08 16:11:08 +02:00
|
|
|
#include "fpu/softfloat-helpers.h"
|
2005-03-13 17:54:06 +01:00
|
|
|
|
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Routine to raise any or all of the software IEC/IEEE floating-point
|
|
|
|
| exception flags.
|
|
|
|
*----------------------------------------------------------------------------*/
|
2016-08-10 20:55:02 +02:00
|
|
|
void float_raise(uint8_t flags, float_status *status);
|
2005-03-13 17:54:06 +01:00
|
|
|
|
2014-03-17 17:31:51 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| If `a' is denormal and we are in flush-to-zero mode then set the
|
|
|
|
| input-denormal exception and return zero. Otherwise just return the value.
|
|
|
|
*----------------------------------------------------------------------------*/
|
2017-07-03 15:30:06 +02:00
|
|
|
float16 float16_squash_input_denormal(float16 a, float_status *status);
|
2015-01-30 13:04:16 +01:00
|
|
|
float32 float32_squash_input_denormal(float32 a, float_status *status);
|
|
|
|
float64 float64_squash_input_denormal(float64 a, float_status *status);
|
2014-03-17 17:31:51 +01:00
|
|
|
|
2011-10-19 18:14:06 +02:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Options to indicate which negations to perform in float*_muladd()
|
|
|
|
| Using these differs from negating an input or output before calling
|
|
|
|
| the muladd function in that this means that a NaN doesn't have its
|
|
|
|
| sign bit inverted before it is propagated.
|
2014-02-20 11:35:50 +01:00
|
|
|
| We also support halving the result before rounding, as a special
|
|
|
|
| case to support the ARM fused-sqrt-step instruction FRSQRTS.
|
2011-10-19 18:14:06 +02:00
|
|
|
*----------------------------------------------------------------------------*/
|
|
|
|
enum {
|
|
|
|
float_muladd_negate_c = 1,
|
|
|
|
float_muladd_negate_product = 2,
|
2012-09-19 02:23:50 +02:00
|
|
|
float_muladd_negate_result = 4,
|
2014-02-20 11:35:50 +01:00
|
|
|
float_muladd_halve_result = 8,
|
2011-10-19 18:14:06 +02:00
|
|
|
};
|
|
|
|
|
2005-03-13 17:54:06 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Software IEC/IEEE integer-to-floating-point conversion routines.
|
|
|
|
*----------------------------------------------------------------------------*/
|
2018-08-24 14:17:29 +02:00
|
|
|
|
|
|
|
float16 int16_to_float16_scalbn(int16_t a, int, float_status *status);
|
|
|
|
float16 int32_to_float16_scalbn(int32_t a, int, float_status *status);
|
|
|
|
float16 int64_to_float16_scalbn(int64_t a, int, float_status *status);
|
|
|
|
float16 uint16_to_float16_scalbn(uint16_t a, int, float_status *status);
|
|
|
|
float16 uint32_to_float16_scalbn(uint32_t a, int, float_status *status);
|
|
|
|
float16 uint64_to_float16_scalbn(uint64_t a, int, float_status *status);
|
|
|
|
|
|
|
|
float16 int16_to_float16(int16_t a, float_status *status);
|
|
|
|
float16 int32_to_float16(int32_t a, float_status *status);
|
|
|
|
float16 int64_to_float16(int64_t a, float_status *status);
|
|
|
|
float16 uint16_to_float16(uint16_t a, float_status *status);
|
|
|
|
float16 uint32_to_float16(uint32_t a, float_status *status);
|
|
|
|
float16 uint64_to_float16(uint64_t a, float_status *status);
|
|
|
|
|
|
|
|
float32 int16_to_float32_scalbn(int16_t, int, float_status *status);
|
|
|
|
float32 int32_to_float32_scalbn(int32_t, int, float_status *status);
|
|
|
|
float32 int64_to_float32_scalbn(int64_t, int, float_status *status);
|
|
|
|
float32 uint16_to_float32_scalbn(uint16_t, int, float_status *status);
|
|
|
|
float32 uint32_to_float32_scalbn(uint32_t, int, float_status *status);
|
|
|
|
float32 uint64_to_float32_scalbn(uint64_t, int, float_status *status);
|
|
|
|
|
2017-11-30 11:57:08 +01:00
|
|
|
float32 int16_to_float32(int16_t, float_status *status);
|
2015-01-30 13:04:16 +01:00
|
|
|
float32 int32_to_float32(int32_t, float_status *status);
|
2018-08-24 14:17:29 +02:00
|
|
|
float32 int64_to_float32(int64_t, float_status *status);
|
2017-11-30 11:57:08 +01:00
|
|
|
float32 uint16_to_float32(uint16_t, float_status *status);
|
2015-01-30 13:04:16 +01:00
|
|
|
float32 uint32_to_float32(uint32_t, float_status *status);
|
2018-08-24 14:17:29 +02:00
|
|
|
float32 uint64_to_float32(uint64_t, float_status *status);
|
|
|
|
|
|
|
|
float64 int16_to_float64_scalbn(int16_t, int, float_status *status);
|
|
|
|
float64 int32_to_float64_scalbn(int32_t, int, float_status *status);
|
|
|
|
float64 int64_to_float64_scalbn(int64_t, int, float_status *status);
|
|
|
|
float64 uint16_to_float64_scalbn(uint16_t, int, float_status *status);
|
|
|
|
float64 uint32_to_float64_scalbn(uint32_t, int, float_status *status);
|
|
|
|
float64 uint64_to_float64_scalbn(uint64_t, int, float_status *status);
|
|
|
|
|
|
|
|
float64 int16_to_float64(int16_t, float_status *status);
|
|
|
|
float64 int32_to_float64(int32_t, float_status *status);
|
|
|
|
float64 int64_to_float64(int64_t, float_status *status);
|
2017-11-30 11:57:08 +01:00
|
|
|
float64 uint16_to_float64(uint16_t, float_status *status);
|
2015-01-30 13:04:16 +01:00
|
|
|
float64 uint32_to_float64(uint32_t, float_status *status);
|
2018-08-24 14:17:29 +02:00
|
|
|
float64 uint64_to_float64(uint64_t, float_status *status);
|
|
|
|
|
2015-01-30 13:04:16 +01:00
|
|
|
floatx80 int32_to_floatx80(int32_t, float_status *status);
|
|
|
|
floatx80 int64_to_floatx80(int64_t, float_status *status);
|
2018-08-24 14:17:29 +02:00
|
|
|
|
|
|
|
float128 int32_to_float128(int32_t, float_status *status);
|
2015-01-30 13:04:16 +01:00
|
|
|
float128 int64_to_float128(int64_t, float_status *status);
|
|
|
|
float128 uint64_to_float128(uint64_t, float_status *status);
|
2005-03-13 17:54:06 +01:00
|
|
|
|
2009-11-19 17:45:20 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Software half-precision conversion routines.
|
|
|
|
*----------------------------------------------------------------------------*/
|
2018-08-24 14:17:30 +02:00
|
|
|
|
2018-03-16 17:45:02 +01:00
|
|
|
float16 float32_to_float16(float32, bool ieee, float_status *status);
|
|
|
|
float32 float16_to_float32(float16, bool ieee, float_status *status);
|
|
|
|
float16 float64_to_float16(float64 a, bool ieee, float_status *status);
|
|
|
|
float64 float16_to_float64(float16 a, bool ieee, float_status *status);
|
2018-08-24 14:17:30 +02:00
|
|
|
|
|
|
|
int16_t float16_to_int16_scalbn(float16, int, int, float_status *status);
|
|
|
|
int32_t float16_to_int32_scalbn(float16, int, int, float_status *status);
|
|
|
|
int64_t float16_to_int64_scalbn(float16, int, int, float_status *status);
|
|
|
|
|
2017-11-29 11:56:06 +01:00
|
|
|
int16_t float16_to_int16(float16, float_status *status);
|
|
|
|
int32_t float16_to_int32(float16, float_status *status);
|
|
|
|
int64_t float16_to_int64(float16, float_status *status);
|
2018-08-24 14:17:30 +02:00
|
|
|
|
|
|
|
int16_t float16_to_int16_round_to_zero(float16, float_status *status);
|
|
|
|
int32_t float16_to_int32_round_to_zero(float16, float_status *status);
|
2017-11-29 11:56:06 +01:00
|
|
|
int64_t float16_to_int64_round_to_zero(float16, float_status *status);
|
2018-08-24 14:17:30 +02:00
|
|
|
|
|
|
|
uint16_t float16_to_uint16_scalbn(float16 a, int, int, float_status *status);
|
|
|
|
uint32_t float16_to_uint32_scalbn(float16 a, int, int, float_status *status);
|
|
|
|
uint64_t float16_to_uint64_scalbn(float16 a, int, int, float_status *status);
|
|
|
|
|
|
|
|
uint16_t float16_to_uint16(float16 a, float_status *status);
|
|
|
|
uint32_t float16_to_uint32(float16 a, float_status *status);
|
|
|
|
uint64_t float16_to_uint64(float16 a, float_status *status);
|
|
|
|
|
|
|
|
uint16_t float16_to_uint16_round_to_zero(float16 a, float_status *status);
|
|
|
|
uint32_t float16_to_uint32_round_to_zero(float16 a, float_status *status);
|
2017-11-29 11:56:06 +01:00
|
|
|
uint64_t float16_to_uint64_round_to_zero(float16 a, float_status *status);
|
2011-02-10 12:28:56 +01:00
|
|
|
|
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Software half-precision operations.
|
|
|
|
*----------------------------------------------------------------------------*/
|
2017-11-27 15:15:17 +01:00
|
|
|
|
2017-11-29 11:21:25 +01:00
|
|
|
float16 float16_round_to_int(float16, float_status *status);
|
2017-11-27 15:15:17 +01:00
|
|
|
float16 float16_add(float16, float16, float_status *status);
|
|
|
|
float16 float16_sub(float16, float16, float_status *status);
|
2017-12-07 19:56:50 +01:00
|
|
|
float16 float16_mul(float16, float16, float_status *status);
|
2017-11-28 18:04:44 +01:00
|
|
|
float16 float16_muladd(float16, float16, float16, int, float_status *status);
|
2017-11-27 17:13:36 +01:00
|
|
|
float16 float16_div(float16, float16, float_status *status);
|
2017-11-30 12:31:40 +01:00
|
|
|
float16 float16_scalbn(float16, int, float_status *status);
|
2017-12-05 13:36:01 +01:00
|
|
|
float16 float16_min(float16, float16, float_status *status);
|
|
|
|
float16 float16_max(float16, float16, float_status *status);
|
|
|
|
float16 float16_minnum(float16, float16, float_status *status);
|
|
|
|
float16 float16_maxnum(float16, float16, float_status *status);
|
|
|
|
float16 float16_minnummag(float16, float16, float_status *status);
|
|
|
|
float16 float16_maxnummag(float16, float16, float_status *status);
|
2018-01-12 12:24:02 +01:00
|
|
|
float16 float16_sqrt(float16, float_status *status);
|
2017-12-05 18:14:42 +01:00
|
|
|
int float16_compare(float16, float16, float_status *status);
|
|
|
|
int float16_compare_quiet(float16, float16, float_status *status);
|
2017-11-27 15:15:17 +01:00
|
|
|
|
softfloat: Implement run-time-configurable meaning of signaling NaN bit
This patch modifies SoftFloat library so that it can be configured in
run-time in relation to the meaning of signaling NaN bit, while, at the
same time, strictly preserving its behavior on all existing platforms.
Background:
In floating-point calculations, there is a need for denoting undefined or
unrepresentable values. This is achieved by defining certain floating-point
numerical values to be NaNs (which stands for "not a number"). For additional
reasons, virtually all modern floating-point unit implementations use two
kinds of NaNs: quiet and signaling. The binary representations of these two
kinds of NaNs, as a rule, differ only in one bit (that bit is, traditionally,
the first bit of mantissa).
Up to 2008, standards for floating-point did not specify all details about
binary representation of NaNs. More specifically, the meaning of the bit
that is used for distinguishing between signaling and quiet NaNs was not
strictly prescribed. (IEEE 754-2008 was the first floating-point standard
that defined that meaning clearly, see [1], p. 35) As a result, different
platforms took different approaches, and that presented considerable
challenge for multi-platform emulators like QEMU.
Mips platform represents the most complex case among QEMU-supported
platforms regarding signaling NaN bit. Up to the Release 6 of Mips
architecture, "1" in signaling NaN bit denoted signaling NaN, which is
opposite to IEEE 754-2008 standard. From Release 6 on, Mips architecture
adopted IEEE standard prescription, and "0" denotes signaling NaN. On top of
that, Mips architecture for SIMD (also known as MSA, or vector instructions)
also specifies signaling bit in accordance to IEEE standard. MSA unit can be
implemented with both pre-Release 6 and Release 6 main processor units.
QEMU uses SoftFloat library to implement various floating-point-related
instructions on all platforms. The current QEMU implementation allows for
defining meaning of signaling NaN bit during build time, and is implemented
via preprocessor macro called SNAN_BIT_IS_ONE.
On the other hand, the change in this patch enables SoftFloat library to be
configured in run-time. This configuration is meant to occur during CPU
initialization, at the moment when it is definitely known what desired
behavior for particular CPU (or any additional FPUs) is.
The change is implemented so that it is consistent with existing
implementation of similar cases. This means that structure float_status is
used for passing the information about desired signaling NaN bit on each
invocation of SoftFloat functions. The additional field in float_status is
called snan_bit_is_one, which supersedes macro SNAN_BIT_IS_ONE.
IMPORTANT:
This change is not meant to create any change in emulator behavior or
functionality on any platform. It just provides the means for SoftFloat
library to be used in a more flexible way - in other words, it will just
prepare SoftFloat library for usage related to Mips platform and its
specifics regarding signaling bit meaning, which is done in some of
subsequent patches from this series.
Further break down of changes:
1) Added field snan_bit_is_one to the structure float_status, and
correspondent setter function set_snan_bit_is_one().
2) Constants <float16|float32|float64|floatx80|float128>_default_nan
(used both internally and externally) converted to functions
<float16|float32|float64|floatx80|float128>_default_nan(float_status*).
This is necessary since they are dependent on signaling bit meaning.
At the same time, for the sake of code cleanup and simplicity, constants
<floatx80|float128>_default_nan_<low|high> (used only internally within
SoftFloat library) are removed, as not needed.
3) Added a float_status* argument to SoftFloat library functions
XXX_is_quiet_nan(XXX a_), XXX_is_signaling_nan(XXX a_),
XXX_maybe_silence_nan(XXX a_). This argument must be present in
order to enable correct invocation of new version of functions
XXX_default_nan(). (XXX is <float16|float32|float64|floatx80|float128>
here)
4) Updated code for all platforms to reflect changes in SoftFloat library.
This change is twofolds: it includes modifications of SoftFloat library
functions invocations, and an addition of invocation of function
set_snan_bit_is_one() during CPU initialization, with arguments that
are appropriate for each particular platform. It was established that
all platforms zero their main CPU data structures, so snan_bit_is_one(0)
in appropriate places is not added, as it is not needed.
[1] "IEEE Standard for Floating-Point Arithmetic",
IEEE Computer Society, August 29, 2008.
Signed-off-by: Thomas Schwinge <thomas@codesourcery.com>
Signed-off-by: Maciej W. Rozycki <macro@codesourcery.com>
Signed-off-by: Aleksandar Markovic <aleksandar.markovic@imgtec.com>
Tested-by: Bastian Koppelmann <kbastian@mail.uni-paderborn.de>
Reviewed-by: Leon Alrae <leon.alrae@imgtec.com>
Tested-by: Leon Alrae <leon.alrae@imgtec.com>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
[leon.alrae@imgtec.com:
* cherry-picked 2 chunks from patch #2 to fix compilation warnings]
Signed-off-by: Leon Alrae <leon.alrae@imgtec.com>
2016-06-10 11:57:28 +02:00
|
|
|
int float16_is_quiet_nan(float16, float_status *status);
|
|
|
|
int float16_is_signaling_nan(float16, float_status *status);
|
2018-05-10 20:39:48 +02:00
|
|
|
float16 float16_silence_nan(float16, float_status *status);
|
2009-11-19 17:45:20 +01:00
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float16_is_any_nan(float16 a)
|
2012-09-19 02:23:51 +02:00
|
|
|
{
|
|
|
|
return ((float16_val(a) & ~0x8000) > 0x7c00);
|
|
|
|
}
|
|
|
|
|
2017-01-06 07:14:49 +01:00
|
|
|
static inline int float16_is_neg(float16 a)
|
|
|
|
{
|
|
|
|
return float16_val(a) >> 15;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int float16_is_infinity(float16 a)
|
|
|
|
{
|
|
|
|
return (float16_val(a) & 0x7fff) == 0x7c00;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int float16_is_zero(float16 a)
|
|
|
|
{
|
|
|
|
return (float16_val(a) & 0x7fff) == 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int float16_is_zero_or_denormal(float16 a)
|
|
|
|
{
|
|
|
|
return (float16_val(a) & 0x7c00) == 0;
|
|
|
|
}
|
|
|
|
|
2017-07-03 15:33:08 +02:00
|
|
|
static inline float16 float16_abs(float16 a)
|
|
|
|
{
|
|
|
|
/* Note that abs does *not* handle NaN specially, nor does
|
|
|
|
* it flush denormal inputs to zero.
|
|
|
|
*/
|
|
|
|
return make_float16(float16_val(a) & 0x7fff);
|
|
|
|
}
|
2017-12-07 20:09:24 +01:00
|
|
|
|
|
|
|
static inline float16 float16_chs(float16 a)
|
|
|
|
{
|
|
|
|
/* Note that chs does *not* handle NaN specially, nor does
|
|
|
|
* it flush denormal inputs to zero.
|
|
|
|
*/
|
|
|
|
return make_float16(float16_val(a) ^ 0x8000);
|
|
|
|
}
|
|
|
|
|
2017-12-08 18:03:13 +01:00
|
|
|
static inline float16 float16_set_sign(float16 a, int sign)
|
|
|
|
{
|
|
|
|
return make_float16((float16_val(a) & 0x7fff) | (sign << 15));
|
|
|
|
}
|
|
|
|
|
2017-12-08 18:13:19 +01:00
|
|
|
#define float16_zero make_float16(0)
|
|
|
|
#define float16_half make_float16(0x3800)
|
2018-03-01 12:05:50 +01:00
|
|
|
#define float16_one make_float16(0x3c00)
|
|
|
|
#define float16_one_point_five make_float16(0x3e00)
|
|
|
|
#define float16_two make_float16(0x4000)
|
|
|
|
#define float16_three make_float16(0x4200)
|
2017-12-08 18:13:19 +01:00
|
|
|
#define float16_infinity make_float16(0x7c00)
|
|
|
|
|
2011-02-21 17:38:44 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| The pattern for a default generated half-precision NaN.
|
|
|
|
*----------------------------------------------------------------------------*/
|
softfloat: Implement run-time-configurable meaning of signaling NaN bit
This patch modifies SoftFloat library so that it can be configured in
run-time in relation to the meaning of signaling NaN bit, while, at the
same time, strictly preserving its behavior on all existing platforms.
Background:
In floating-point calculations, there is a need for denoting undefined or
unrepresentable values. This is achieved by defining certain floating-point
numerical values to be NaNs (which stands for "not a number"). For additional
reasons, virtually all modern floating-point unit implementations use two
kinds of NaNs: quiet and signaling. The binary representations of these two
kinds of NaNs, as a rule, differ only in one bit (that bit is, traditionally,
the first bit of mantissa).
Up to 2008, standards for floating-point did not specify all details about
binary representation of NaNs. More specifically, the meaning of the bit
that is used for distinguishing between signaling and quiet NaNs was not
strictly prescribed. (IEEE 754-2008 was the first floating-point standard
that defined that meaning clearly, see [1], p. 35) As a result, different
platforms took different approaches, and that presented considerable
challenge for multi-platform emulators like QEMU.
Mips platform represents the most complex case among QEMU-supported
platforms regarding signaling NaN bit. Up to the Release 6 of Mips
architecture, "1" in signaling NaN bit denoted signaling NaN, which is
opposite to IEEE 754-2008 standard. From Release 6 on, Mips architecture
adopted IEEE standard prescription, and "0" denotes signaling NaN. On top of
that, Mips architecture for SIMD (also known as MSA, or vector instructions)
also specifies signaling bit in accordance to IEEE standard. MSA unit can be
implemented with both pre-Release 6 and Release 6 main processor units.
QEMU uses SoftFloat library to implement various floating-point-related
instructions on all platforms. The current QEMU implementation allows for
defining meaning of signaling NaN bit during build time, and is implemented
via preprocessor macro called SNAN_BIT_IS_ONE.
On the other hand, the change in this patch enables SoftFloat library to be
configured in run-time. This configuration is meant to occur during CPU
initialization, at the moment when it is definitely known what desired
behavior for particular CPU (or any additional FPUs) is.
The change is implemented so that it is consistent with existing
implementation of similar cases. This means that structure float_status is
used for passing the information about desired signaling NaN bit on each
invocation of SoftFloat functions. The additional field in float_status is
called snan_bit_is_one, which supersedes macro SNAN_BIT_IS_ONE.
IMPORTANT:
This change is not meant to create any change in emulator behavior or
functionality on any platform. It just provides the means for SoftFloat
library to be used in a more flexible way - in other words, it will just
prepare SoftFloat library for usage related to Mips platform and its
specifics regarding signaling bit meaning, which is done in some of
subsequent patches from this series.
Further break down of changes:
1) Added field snan_bit_is_one to the structure float_status, and
correspondent setter function set_snan_bit_is_one().
2) Constants <float16|float32|float64|floatx80|float128>_default_nan
(used both internally and externally) converted to functions
<float16|float32|float64|floatx80|float128>_default_nan(float_status*).
This is necessary since they are dependent on signaling bit meaning.
At the same time, for the sake of code cleanup and simplicity, constants
<floatx80|float128>_default_nan_<low|high> (used only internally within
SoftFloat library) are removed, as not needed.
3) Added a float_status* argument to SoftFloat library functions
XXX_is_quiet_nan(XXX a_), XXX_is_signaling_nan(XXX a_),
XXX_maybe_silence_nan(XXX a_). This argument must be present in
order to enable correct invocation of new version of functions
XXX_default_nan(). (XXX is <float16|float32|float64|floatx80|float128>
here)
4) Updated code for all platforms to reflect changes in SoftFloat library.
This change is twofolds: it includes modifications of SoftFloat library
functions invocations, and an addition of invocation of function
set_snan_bit_is_one() during CPU initialization, with arguments that
are appropriate for each particular platform. It was established that
all platforms zero their main CPU data structures, so snan_bit_is_one(0)
in appropriate places is not added, as it is not needed.
[1] "IEEE Standard for Floating-Point Arithmetic",
IEEE Computer Society, August 29, 2008.
Signed-off-by: Thomas Schwinge <thomas@codesourcery.com>
Signed-off-by: Maciej W. Rozycki <macro@codesourcery.com>
Signed-off-by: Aleksandar Markovic <aleksandar.markovic@imgtec.com>
Tested-by: Bastian Koppelmann <kbastian@mail.uni-paderborn.de>
Reviewed-by: Leon Alrae <leon.alrae@imgtec.com>
Tested-by: Leon Alrae <leon.alrae@imgtec.com>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
[leon.alrae@imgtec.com:
* cherry-picked 2 chunks from patch #2 to fix compilation warnings]
Signed-off-by: Leon Alrae <leon.alrae@imgtec.com>
2016-06-10 11:57:28 +02:00
|
|
|
float16 float16_default_nan(float_status *status);
|
2011-02-21 17:38:44 +01:00
|
|
|
|
2005-03-13 17:54:06 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Software IEC/IEEE single-precision conversion routines.
|
|
|
|
*----------------------------------------------------------------------------*/
|
2018-08-24 14:17:30 +02:00
|
|
|
|
|
|
|
int16_t float32_to_int16_scalbn(float32, int, int, float_status *status);
|
|
|
|
int32_t float32_to_int32_scalbn(float32, int, int, float_status *status);
|
|
|
|
int64_t float32_to_int64_scalbn(float32, int, int, float_status *status);
|
|
|
|
|
2016-02-19 17:25:00 +01:00
|
|
|
int16_t float32_to_int16(float32, float_status *status);
|
2016-01-22 16:09:21 +01:00
|
|
|
int32_t float32_to_int32(float32, float_status *status);
|
2018-08-24 14:17:30 +02:00
|
|
|
int64_t float32_to_int64(float32, float_status *status);
|
|
|
|
|
|
|
|
int16_t float32_to_int16_round_to_zero(float32, float_status *status);
|
2016-01-22 16:09:21 +01:00
|
|
|
int32_t float32_to_int32_round_to_zero(float32, float_status *status);
|
2018-08-24 14:17:30 +02:00
|
|
|
int64_t float32_to_int64_round_to_zero(float32, float_status *status);
|
|
|
|
|
|
|
|
uint16_t float32_to_uint16_scalbn(float32, int, int, float_status *status);
|
|
|
|
uint32_t float32_to_uint32_scalbn(float32, int, int, float_status *status);
|
|
|
|
uint64_t float32_to_uint64_scalbn(float32, int, int, float_status *status);
|
|
|
|
|
|
|
|
uint16_t float32_to_uint16(float32, float_status *status);
|
2016-01-22 16:09:21 +01:00
|
|
|
uint32_t float32_to_uint32(float32, float_status *status);
|
2016-01-22 16:09:20 +01:00
|
|
|
uint64_t float32_to_uint64(float32, float_status *status);
|
2018-08-24 14:17:30 +02:00
|
|
|
|
|
|
|
uint16_t float32_to_uint16_round_to_zero(float32, float_status *status);
|
|
|
|
uint32_t float32_to_uint32_round_to_zero(float32, float_status *status);
|
2016-01-22 16:09:20 +01:00
|
|
|
uint64_t float32_to_uint64_round_to_zero(float32, float_status *status);
|
2018-08-24 14:17:30 +02:00
|
|
|
|
2015-01-30 13:04:16 +01:00
|
|
|
float64 float32_to_float64(float32, float_status *status);
|
|
|
|
floatx80 float32_to_floatx80(float32, float_status *status);
|
|
|
|
float128 float32_to_float128(float32, float_status *status);
|
2005-03-13 17:54:06 +01:00
|
|
|
|
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Software IEC/IEEE single-precision operations.
|
|
|
|
*----------------------------------------------------------------------------*/
|
2015-01-30 13:04:16 +01:00
|
|
|
float32 float32_round_to_int(float32, float_status *status);
|
|
|
|
float32 float32_add(float32, float32, float_status *status);
|
|
|
|
float32 float32_sub(float32, float32, float_status *status);
|
|
|
|
float32 float32_mul(float32, float32, float_status *status);
|
|
|
|
float32 float32_div(float32, float32, float_status *status);
|
|
|
|
float32 float32_rem(float32, float32, float_status *status);
|
|
|
|
float32 float32_muladd(float32, float32, float32, int, float_status *status);
|
|
|
|
float32 float32_sqrt(float32, float_status *status);
|
|
|
|
float32 float32_exp2(float32, float_status *status);
|
|
|
|
float32 float32_log2(float32, float_status *status);
|
|
|
|
int float32_eq(float32, float32, float_status *status);
|
|
|
|
int float32_le(float32, float32, float_status *status);
|
|
|
|
int float32_lt(float32, float32, float_status *status);
|
|
|
|
int float32_unordered(float32, float32, float_status *status);
|
|
|
|
int float32_eq_quiet(float32, float32, float_status *status);
|
|
|
|
int float32_le_quiet(float32, float32, float_status *status);
|
|
|
|
int float32_lt_quiet(float32, float32, float_status *status);
|
|
|
|
int float32_unordered_quiet(float32, float32, float_status *status);
|
|
|
|
int float32_compare(float32, float32, float_status *status);
|
|
|
|
int float32_compare_quiet(float32, float32, float_status *status);
|
|
|
|
float32 float32_min(float32, float32, float_status *status);
|
|
|
|
float32 float32_max(float32, float32, float_status *status);
|
|
|
|
float32 float32_minnum(float32, float32, float_status *status);
|
|
|
|
float32 float32_maxnum(float32, float32, float_status *status);
|
|
|
|
float32 float32_minnummag(float32, float32, float_status *status);
|
|
|
|
float32 float32_maxnummag(float32, float32, float_status *status);
|
softfloat: Implement run-time-configurable meaning of signaling NaN bit
This patch modifies SoftFloat library so that it can be configured in
run-time in relation to the meaning of signaling NaN bit, while, at the
same time, strictly preserving its behavior on all existing platforms.
Background:
In floating-point calculations, there is a need for denoting undefined or
unrepresentable values. This is achieved by defining certain floating-point
numerical values to be NaNs (which stands for "not a number"). For additional
reasons, virtually all modern floating-point unit implementations use two
kinds of NaNs: quiet and signaling. The binary representations of these two
kinds of NaNs, as a rule, differ only in one bit (that bit is, traditionally,
the first bit of mantissa).
Up to 2008, standards for floating-point did not specify all details about
binary representation of NaNs. More specifically, the meaning of the bit
that is used for distinguishing between signaling and quiet NaNs was not
strictly prescribed. (IEEE 754-2008 was the first floating-point standard
that defined that meaning clearly, see [1], p. 35) As a result, different
platforms took different approaches, and that presented considerable
challenge for multi-platform emulators like QEMU.
Mips platform represents the most complex case among QEMU-supported
platforms regarding signaling NaN bit. Up to the Release 6 of Mips
architecture, "1" in signaling NaN bit denoted signaling NaN, which is
opposite to IEEE 754-2008 standard. From Release 6 on, Mips architecture
adopted IEEE standard prescription, and "0" denotes signaling NaN. On top of
that, Mips architecture for SIMD (also known as MSA, or vector instructions)
also specifies signaling bit in accordance to IEEE standard. MSA unit can be
implemented with both pre-Release 6 and Release 6 main processor units.
QEMU uses SoftFloat library to implement various floating-point-related
instructions on all platforms. The current QEMU implementation allows for
defining meaning of signaling NaN bit during build time, and is implemented
via preprocessor macro called SNAN_BIT_IS_ONE.
On the other hand, the change in this patch enables SoftFloat library to be
configured in run-time. This configuration is meant to occur during CPU
initialization, at the moment when it is definitely known what desired
behavior for particular CPU (or any additional FPUs) is.
The change is implemented so that it is consistent with existing
implementation of similar cases. This means that structure float_status is
used for passing the information about desired signaling NaN bit on each
invocation of SoftFloat functions. The additional field in float_status is
called snan_bit_is_one, which supersedes macro SNAN_BIT_IS_ONE.
IMPORTANT:
This change is not meant to create any change in emulator behavior or
functionality on any platform. It just provides the means for SoftFloat
library to be used in a more flexible way - in other words, it will just
prepare SoftFloat library for usage related to Mips platform and its
specifics regarding signaling bit meaning, which is done in some of
subsequent patches from this series.
Further break down of changes:
1) Added field snan_bit_is_one to the structure float_status, and
correspondent setter function set_snan_bit_is_one().
2) Constants <float16|float32|float64|floatx80|float128>_default_nan
(used both internally and externally) converted to functions
<float16|float32|float64|floatx80|float128>_default_nan(float_status*).
This is necessary since they are dependent on signaling bit meaning.
At the same time, for the sake of code cleanup and simplicity, constants
<floatx80|float128>_default_nan_<low|high> (used only internally within
SoftFloat library) are removed, as not needed.
3) Added a float_status* argument to SoftFloat library functions
XXX_is_quiet_nan(XXX a_), XXX_is_signaling_nan(XXX a_),
XXX_maybe_silence_nan(XXX a_). This argument must be present in
order to enable correct invocation of new version of functions
XXX_default_nan(). (XXX is <float16|float32|float64|floatx80|float128>
here)
4) Updated code for all platforms to reflect changes in SoftFloat library.
This change is twofolds: it includes modifications of SoftFloat library
functions invocations, and an addition of invocation of function
set_snan_bit_is_one() during CPU initialization, with arguments that
are appropriate for each particular platform. It was established that
all platforms zero their main CPU data structures, so snan_bit_is_one(0)
in appropriate places is not added, as it is not needed.
[1] "IEEE Standard for Floating-Point Arithmetic",
IEEE Computer Society, August 29, 2008.
Signed-off-by: Thomas Schwinge <thomas@codesourcery.com>
Signed-off-by: Maciej W. Rozycki <macro@codesourcery.com>
Signed-off-by: Aleksandar Markovic <aleksandar.markovic@imgtec.com>
Tested-by: Bastian Koppelmann <kbastian@mail.uni-paderborn.de>
Reviewed-by: Leon Alrae <leon.alrae@imgtec.com>
Tested-by: Leon Alrae <leon.alrae@imgtec.com>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
[leon.alrae@imgtec.com:
* cherry-picked 2 chunks from patch #2 to fix compilation warnings]
Signed-off-by: Leon Alrae <leon.alrae@imgtec.com>
2016-06-10 11:57:28 +02:00
|
|
|
int float32_is_quiet_nan(float32, float_status *status);
|
|
|
|
int float32_is_signaling_nan(float32, float_status *status);
|
2018-05-10 20:39:48 +02:00
|
|
|
float32 float32_silence_nan(float32, float_status *status);
|
2015-01-30 13:04:16 +01:00
|
|
|
float32 float32_scalbn(float32, int, float_status *status);
|
2005-03-13 17:54:06 +01:00
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline float32 float32_abs(float32 a)
|
2005-03-13 19:52:29 +01:00
|
|
|
{
|
2011-01-06 20:37:53 +01:00
|
|
|
/* Note that abs does *not* handle NaN specially, nor does
|
|
|
|
* it flush denormal inputs to zero.
|
|
|
|
*/
|
2007-11-18 15:33:24 +01:00
|
|
|
return make_float32(float32_val(a) & 0x7fffffff);
|
2005-03-13 19:52:29 +01:00
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline float32 float32_chs(float32 a)
|
2005-03-13 19:52:29 +01:00
|
|
|
{
|
2011-01-06 20:37:53 +01:00
|
|
|
/* Note that chs does *not* handle NaN specially, nor does
|
|
|
|
* it flush denormal inputs to zero.
|
|
|
|
*/
|
2007-11-18 15:33:24 +01:00
|
|
|
return make_float32(float32_val(a) ^ 0x80000000);
|
2005-03-13 19:52:29 +01:00
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float32_is_infinity(float32 a)
|
2008-12-15 18:14:20 +01:00
|
|
|
{
|
2008-12-18 23:43:16 +01:00
|
|
|
return (float32_val(a) & 0x7fffffff) == 0x7f800000;
|
2008-12-15 18:14:20 +01:00
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float32_is_neg(float32 a)
|
2008-12-15 18:14:20 +01:00
|
|
|
{
|
|
|
|
return float32_val(a) >> 31;
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float32_is_zero(float32 a)
|
2008-12-15 18:14:20 +01:00
|
|
|
{
|
|
|
|
return (float32_val(a) & 0x7fffffff) == 0;
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float32_is_any_nan(float32 a)
|
2010-12-07 16:37:34 +01:00
|
|
|
{
|
|
|
|
return ((float32_val(a) & ~(1 << 31)) > 0x7f800000UL);
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float32_is_zero_or_denormal(float32 a)
|
2011-01-14 20:39:18 +01:00
|
|
|
{
|
|
|
|
return (float32_val(a) & 0x7f800000) == 0;
|
|
|
|
}
|
|
|
|
|
2018-03-16 22:58:56 +01:00
|
|
|
static inline bool float32_is_normal(float32 a)
|
|
|
|
{
|
2019-02-06 10:10:43 +01:00
|
|
|
return (((float32_val(a) >> 23) + 1) & 0xff) >= 2;
|
2018-03-16 22:58:56 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline bool float32_is_denormal(float32 a)
|
|
|
|
{
|
|
|
|
return float32_is_zero_or_denormal(a) && !float32_is_zero(a);
|
|
|
|
}
|
|
|
|
|
2018-03-29 02:29:55 +02:00
|
|
|
static inline bool float32_is_zero_or_normal(float32 a)
|
|
|
|
{
|
|
|
|
return float32_is_normal(a) || float32_is_zero(a);
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline float32 float32_set_sign(float32 a, int sign)
|
2011-02-21 17:38:45 +01:00
|
|
|
{
|
|
|
|
return make_float32((float32_val(a) & 0x7fffffff) | (sign << 31));
|
|
|
|
}
|
|
|
|
|
2007-11-18 15:33:24 +01:00
|
|
|
#define float32_zero make_float32(0)
|
2011-02-21 17:38:45 +01:00
|
|
|
#define float32_half make_float32(0x3f000000)
|
2018-03-01 12:05:50 +01:00
|
|
|
#define float32_one make_float32(0x3f800000)
|
|
|
|
#define float32_one_point_five make_float32(0x3fc00000)
|
|
|
|
#define float32_two make_float32(0x40000000)
|
|
|
|
#define float32_three make_float32(0x40400000)
|
2011-02-21 17:38:45 +01:00
|
|
|
#define float32_infinity make_float32(0x7f800000)
|
2007-11-18 15:33:24 +01:00
|
|
|
|
softfloat: export some functions
Move fpu/softfloat-macros.h to include/fpu/
Export floatx80 functions to be used by target floatx80
specific implementations.
Exports:
propagateFloatx80NaN(), extractFloatx80Frac(),
extractFloatx80Exp(), extractFloatx80Sign(),
normalizeFloatx80Subnormal(), packFloatx80(),
roundAndPackFloatx80(), normalizeRoundAndPackFloatx80()
Also exports packFloat32() that will be used to implement
m68k fsinh, fcos, fsin, ftan operations.
Signed-off-by: Laurent Vivier <laurent@vivier.eu>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-Id: <20180224201802.911-2-laurent@vivier.eu>
2018-02-24 21:17:59 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Packs the sign `zSign', exponent `zExp', and significand `zSig' into a
|
|
|
|
| single-precision floating-point value, returning the result. After being
|
|
|
|
| shifted into the proper positions, the three fields are simply added
|
|
|
|
| together to form the result. This means that any integer portion of `zSig'
|
|
|
|
| will be added into the exponent. Since a properly normalized significand
|
|
|
|
| will have an integer portion equal to 1, the `zExp' input should be 1 less
|
|
|
|
| than the desired result exponent whenever `zSig' is a complete, normalized
|
|
|
|
| significand.
|
|
|
|
*----------------------------------------------------------------------------*/
|
|
|
|
|
2020-05-05 04:54:57 +02:00
|
|
|
static inline float32 packFloat32(bool zSign, int zExp, uint32_t zSig)
|
softfloat: export some functions
Move fpu/softfloat-macros.h to include/fpu/
Export floatx80 functions to be used by target floatx80
specific implementations.
Exports:
propagateFloatx80NaN(), extractFloatx80Frac(),
extractFloatx80Exp(), extractFloatx80Sign(),
normalizeFloatx80Subnormal(), packFloatx80(),
roundAndPackFloatx80(), normalizeRoundAndPackFloatx80()
Also exports packFloat32() that will be used to implement
m68k fsinh, fcos, fsin, ftan operations.
Signed-off-by: Laurent Vivier <laurent@vivier.eu>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-Id: <20180224201802.911-2-laurent@vivier.eu>
2018-02-24 21:17:59 +01:00
|
|
|
{
|
|
|
|
return make_float32(
|
|
|
|
(((uint32_t)zSign) << 31) + (((uint32_t)zExp) << 23) + zSig);
|
|
|
|
}
|
|
|
|
|
2011-02-21 17:38:44 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| The pattern for a default generated single-precision NaN.
|
|
|
|
*----------------------------------------------------------------------------*/
|
softfloat: Implement run-time-configurable meaning of signaling NaN bit
This patch modifies SoftFloat library so that it can be configured in
run-time in relation to the meaning of signaling NaN bit, while, at the
same time, strictly preserving its behavior on all existing platforms.
Background:
In floating-point calculations, there is a need for denoting undefined or
unrepresentable values. This is achieved by defining certain floating-point
numerical values to be NaNs (which stands for "not a number"). For additional
reasons, virtually all modern floating-point unit implementations use two
kinds of NaNs: quiet and signaling. The binary representations of these two
kinds of NaNs, as a rule, differ only in one bit (that bit is, traditionally,
the first bit of mantissa).
Up to 2008, standards for floating-point did not specify all details about
binary representation of NaNs. More specifically, the meaning of the bit
that is used for distinguishing between signaling and quiet NaNs was not
strictly prescribed. (IEEE 754-2008 was the first floating-point standard
that defined that meaning clearly, see [1], p. 35) As a result, different
platforms took different approaches, and that presented considerable
challenge for multi-platform emulators like QEMU.
Mips platform represents the most complex case among QEMU-supported
platforms regarding signaling NaN bit. Up to the Release 6 of Mips
architecture, "1" in signaling NaN bit denoted signaling NaN, which is
opposite to IEEE 754-2008 standard. From Release 6 on, Mips architecture
adopted IEEE standard prescription, and "0" denotes signaling NaN. On top of
that, Mips architecture for SIMD (also known as MSA, or vector instructions)
also specifies signaling bit in accordance to IEEE standard. MSA unit can be
implemented with both pre-Release 6 and Release 6 main processor units.
QEMU uses SoftFloat library to implement various floating-point-related
instructions on all platforms. The current QEMU implementation allows for
defining meaning of signaling NaN bit during build time, and is implemented
via preprocessor macro called SNAN_BIT_IS_ONE.
On the other hand, the change in this patch enables SoftFloat library to be
configured in run-time. This configuration is meant to occur during CPU
initialization, at the moment when it is definitely known what desired
behavior for particular CPU (or any additional FPUs) is.
The change is implemented so that it is consistent with existing
implementation of similar cases. This means that structure float_status is
used for passing the information about desired signaling NaN bit on each
invocation of SoftFloat functions. The additional field in float_status is
called snan_bit_is_one, which supersedes macro SNAN_BIT_IS_ONE.
IMPORTANT:
This change is not meant to create any change in emulator behavior or
functionality on any platform. It just provides the means for SoftFloat
library to be used in a more flexible way - in other words, it will just
prepare SoftFloat library for usage related to Mips platform and its
specifics regarding signaling bit meaning, which is done in some of
subsequent patches from this series.
Further break down of changes:
1) Added field snan_bit_is_one to the structure float_status, and
correspondent setter function set_snan_bit_is_one().
2) Constants <float16|float32|float64|floatx80|float128>_default_nan
(used both internally and externally) converted to functions
<float16|float32|float64|floatx80|float128>_default_nan(float_status*).
This is necessary since they are dependent on signaling bit meaning.
At the same time, for the sake of code cleanup and simplicity, constants
<floatx80|float128>_default_nan_<low|high> (used only internally within
SoftFloat library) are removed, as not needed.
3) Added a float_status* argument to SoftFloat library functions
XXX_is_quiet_nan(XXX a_), XXX_is_signaling_nan(XXX a_),
XXX_maybe_silence_nan(XXX a_). This argument must be present in
order to enable correct invocation of new version of functions
XXX_default_nan(). (XXX is <float16|float32|float64|floatx80|float128>
here)
4) Updated code for all platforms to reflect changes in SoftFloat library.
This change is twofolds: it includes modifications of SoftFloat library
functions invocations, and an addition of invocation of function
set_snan_bit_is_one() during CPU initialization, with arguments that
are appropriate for each particular platform. It was established that
all platforms zero their main CPU data structures, so snan_bit_is_one(0)
in appropriate places is not added, as it is not needed.
[1] "IEEE Standard for Floating-Point Arithmetic",
IEEE Computer Society, August 29, 2008.
Signed-off-by: Thomas Schwinge <thomas@codesourcery.com>
Signed-off-by: Maciej W. Rozycki <macro@codesourcery.com>
Signed-off-by: Aleksandar Markovic <aleksandar.markovic@imgtec.com>
Tested-by: Bastian Koppelmann <kbastian@mail.uni-paderborn.de>
Reviewed-by: Leon Alrae <leon.alrae@imgtec.com>
Tested-by: Leon Alrae <leon.alrae@imgtec.com>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
[leon.alrae@imgtec.com:
* cherry-picked 2 chunks from patch #2 to fix compilation warnings]
Signed-off-by: Leon Alrae <leon.alrae@imgtec.com>
2016-06-10 11:57:28 +02:00
|
|
|
float32 float32_default_nan(float_status *status);
|
2011-02-21 17:38:44 +01:00
|
|
|
|
2005-03-13 17:54:06 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Software IEC/IEEE double-precision conversion routines.
|
|
|
|
*----------------------------------------------------------------------------*/
|
2018-08-24 14:17:30 +02:00
|
|
|
|
|
|
|
int16_t float64_to_int16_scalbn(float64, int, int, float_status *status);
|
|
|
|
int32_t float64_to_int32_scalbn(float64, int, int, float_status *status);
|
|
|
|
int64_t float64_to_int64_scalbn(float64, int, int, float_status *status);
|
|
|
|
|
2016-02-19 17:25:00 +01:00
|
|
|
int16_t float64_to_int16(float64, float_status *status);
|
2016-01-22 16:09:21 +01:00
|
|
|
int32_t float64_to_int32(float64, float_status *status);
|
2018-08-24 14:17:30 +02:00
|
|
|
int64_t float64_to_int64(float64, float_status *status);
|
|
|
|
|
|
|
|
int16_t float64_to_int16_round_to_zero(float64, float_status *status);
|
2016-01-22 16:09:21 +01:00
|
|
|
int32_t float64_to_int32_round_to_zero(float64, float_status *status);
|
2018-08-24 14:17:30 +02:00
|
|
|
int64_t float64_to_int64_round_to_zero(float64, float_status *status);
|
|
|
|
|
|
|
|
uint16_t float64_to_uint16_scalbn(float64, int, int, float_status *status);
|
|
|
|
uint32_t float64_to_uint32_scalbn(float64, int, int, float_status *status);
|
|
|
|
uint64_t float64_to_uint64_scalbn(float64, int, int, float_status *status);
|
|
|
|
|
|
|
|
uint16_t float64_to_uint16(float64, float_status *status);
|
2016-01-22 16:09:21 +01:00
|
|
|
uint32_t float64_to_uint32(float64, float_status *status);
|
2018-08-24 14:17:30 +02:00
|
|
|
uint64_t float64_to_uint64(float64, float_status *status);
|
|
|
|
|
|
|
|
uint16_t float64_to_uint16_round_to_zero(float64, float_status *status);
|
2016-01-22 16:09:21 +01:00
|
|
|
uint32_t float64_to_uint32_round_to_zero(float64, float_status *status);
|
2018-08-24 14:17:30 +02:00
|
|
|
uint64_t float64_to_uint64_round_to_zero(float64, float_status *status);
|
|
|
|
|
2015-01-30 13:04:16 +01:00
|
|
|
float32 float64_to_float32(float64, float_status *status);
|
|
|
|
floatx80 float64_to_floatx80(float64, float_status *status);
|
|
|
|
float128 float64_to_float128(float64, float_status *status);
|
2005-03-13 17:54:06 +01:00
|
|
|
|
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Software IEC/IEEE double-precision operations.
|
|
|
|
*----------------------------------------------------------------------------*/
|
2015-01-30 13:04:16 +01:00
|
|
|
float64 float64_round_to_int(float64, float_status *status);
|
|
|
|
float64 float64_add(float64, float64, float_status *status);
|
|
|
|
float64 float64_sub(float64, float64, float_status *status);
|
|
|
|
float64 float64_mul(float64, float64, float_status *status);
|
|
|
|
float64 float64_div(float64, float64, float_status *status);
|
|
|
|
float64 float64_rem(float64, float64, float_status *status);
|
|
|
|
float64 float64_muladd(float64, float64, float64, int, float_status *status);
|
|
|
|
float64 float64_sqrt(float64, float_status *status);
|
|
|
|
float64 float64_log2(float64, float_status *status);
|
|
|
|
int float64_eq(float64, float64, float_status *status);
|
|
|
|
int float64_le(float64, float64, float_status *status);
|
|
|
|
int float64_lt(float64, float64, float_status *status);
|
|
|
|
int float64_unordered(float64, float64, float_status *status);
|
|
|
|
int float64_eq_quiet(float64, float64, float_status *status);
|
|
|
|
int float64_le_quiet(float64, float64, float_status *status);
|
|
|
|
int float64_lt_quiet(float64, float64, float_status *status);
|
|
|
|
int float64_unordered_quiet(float64, float64, float_status *status);
|
|
|
|
int float64_compare(float64, float64, float_status *status);
|
|
|
|
int float64_compare_quiet(float64, float64, float_status *status);
|
|
|
|
float64 float64_min(float64, float64, float_status *status);
|
|
|
|
float64 float64_max(float64, float64, float_status *status);
|
|
|
|
float64 float64_minnum(float64, float64, float_status *status);
|
|
|
|
float64 float64_maxnum(float64, float64, float_status *status);
|
|
|
|
float64 float64_minnummag(float64, float64, float_status *status);
|
|
|
|
float64 float64_maxnummag(float64, float64, float_status *status);
|
softfloat: Implement run-time-configurable meaning of signaling NaN bit
This patch modifies SoftFloat library so that it can be configured in
run-time in relation to the meaning of signaling NaN bit, while, at the
same time, strictly preserving its behavior on all existing platforms.
Background:
In floating-point calculations, there is a need for denoting undefined or
unrepresentable values. This is achieved by defining certain floating-point
numerical values to be NaNs (which stands for "not a number"). For additional
reasons, virtually all modern floating-point unit implementations use two
kinds of NaNs: quiet and signaling. The binary representations of these two
kinds of NaNs, as a rule, differ only in one bit (that bit is, traditionally,
the first bit of mantissa).
Up to 2008, standards for floating-point did not specify all details about
binary representation of NaNs. More specifically, the meaning of the bit
that is used for distinguishing between signaling and quiet NaNs was not
strictly prescribed. (IEEE 754-2008 was the first floating-point standard
that defined that meaning clearly, see [1], p. 35) As a result, different
platforms took different approaches, and that presented considerable
challenge for multi-platform emulators like QEMU.
Mips platform represents the most complex case among QEMU-supported
platforms regarding signaling NaN bit. Up to the Release 6 of Mips
architecture, "1" in signaling NaN bit denoted signaling NaN, which is
opposite to IEEE 754-2008 standard. From Release 6 on, Mips architecture
adopted IEEE standard prescription, and "0" denotes signaling NaN. On top of
that, Mips architecture for SIMD (also known as MSA, or vector instructions)
also specifies signaling bit in accordance to IEEE standard. MSA unit can be
implemented with both pre-Release 6 and Release 6 main processor units.
QEMU uses SoftFloat library to implement various floating-point-related
instructions on all platforms. The current QEMU implementation allows for
defining meaning of signaling NaN bit during build time, and is implemented
via preprocessor macro called SNAN_BIT_IS_ONE.
On the other hand, the change in this patch enables SoftFloat library to be
configured in run-time. This configuration is meant to occur during CPU
initialization, at the moment when it is definitely known what desired
behavior for particular CPU (or any additional FPUs) is.
The change is implemented so that it is consistent with existing
implementation of similar cases. This means that structure float_status is
used for passing the information about desired signaling NaN bit on each
invocation of SoftFloat functions. The additional field in float_status is
called snan_bit_is_one, which supersedes macro SNAN_BIT_IS_ONE.
IMPORTANT:
This change is not meant to create any change in emulator behavior or
functionality on any platform. It just provides the means for SoftFloat
library to be used in a more flexible way - in other words, it will just
prepare SoftFloat library for usage related to Mips platform and its
specifics regarding signaling bit meaning, which is done in some of
subsequent patches from this series.
Further break down of changes:
1) Added field snan_bit_is_one to the structure float_status, and
correspondent setter function set_snan_bit_is_one().
2) Constants <float16|float32|float64|floatx80|float128>_default_nan
(used both internally and externally) converted to functions
<float16|float32|float64|floatx80|float128>_default_nan(float_status*).
This is necessary since they are dependent on signaling bit meaning.
At the same time, for the sake of code cleanup and simplicity, constants
<floatx80|float128>_default_nan_<low|high> (used only internally within
SoftFloat library) are removed, as not needed.
3) Added a float_status* argument to SoftFloat library functions
XXX_is_quiet_nan(XXX a_), XXX_is_signaling_nan(XXX a_),
XXX_maybe_silence_nan(XXX a_). This argument must be present in
order to enable correct invocation of new version of functions
XXX_default_nan(). (XXX is <float16|float32|float64|floatx80|float128>
here)
4) Updated code for all platforms to reflect changes in SoftFloat library.
This change is twofolds: it includes modifications of SoftFloat library
functions invocations, and an addition of invocation of function
set_snan_bit_is_one() during CPU initialization, with arguments that
are appropriate for each particular platform. It was established that
all platforms zero their main CPU data structures, so snan_bit_is_one(0)
in appropriate places is not added, as it is not needed.
[1] "IEEE Standard for Floating-Point Arithmetic",
IEEE Computer Society, August 29, 2008.
Signed-off-by: Thomas Schwinge <thomas@codesourcery.com>
Signed-off-by: Maciej W. Rozycki <macro@codesourcery.com>
Signed-off-by: Aleksandar Markovic <aleksandar.markovic@imgtec.com>
Tested-by: Bastian Koppelmann <kbastian@mail.uni-paderborn.de>
Reviewed-by: Leon Alrae <leon.alrae@imgtec.com>
Tested-by: Leon Alrae <leon.alrae@imgtec.com>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
[leon.alrae@imgtec.com:
* cherry-picked 2 chunks from patch #2 to fix compilation warnings]
Signed-off-by: Leon Alrae <leon.alrae@imgtec.com>
2016-06-10 11:57:28 +02:00
|
|
|
int float64_is_quiet_nan(float64 a, float_status *status);
|
|
|
|
int float64_is_signaling_nan(float64, float_status *status);
|
2018-05-10 20:39:48 +02:00
|
|
|
float64 float64_silence_nan(float64, float_status *status);
|
2015-01-30 13:04:16 +01:00
|
|
|
float64 float64_scalbn(float64, int, float_status *status);
|
2005-03-13 17:54:06 +01:00
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline float64 float64_abs(float64 a)
|
2005-03-13 19:52:29 +01:00
|
|
|
{
|
2011-01-06 20:37:53 +01:00
|
|
|
/* Note that abs does *not* handle NaN specially, nor does
|
|
|
|
* it flush denormal inputs to zero.
|
|
|
|
*/
|
2007-11-18 15:33:24 +01:00
|
|
|
return make_float64(float64_val(a) & 0x7fffffffffffffffLL);
|
2005-03-13 19:52:29 +01:00
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline float64 float64_chs(float64 a)
|
2005-03-13 19:52:29 +01:00
|
|
|
{
|
2011-01-06 20:37:53 +01:00
|
|
|
/* Note that chs does *not* handle NaN specially, nor does
|
|
|
|
* it flush denormal inputs to zero.
|
|
|
|
*/
|
2007-11-18 15:33:24 +01:00
|
|
|
return make_float64(float64_val(a) ^ 0x8000000000000000LL);
|
2005-03-13 19:52:29 +01:00
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float64_is_infinity(float64 a)
|
2008-12-15 18:14:20 +01:00
|
|
|
{
|
|
|
|
return (float64_val(a) & 0x7fffffffffffffffLL ) == 0x7ff0000000000000LL;
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float64_is_neg(float64 a)
|
2008-12-15 18:14:20 +01:00
|
|
|
{
|
|
|
|
return float64_val(a) >> 63;
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float64_is_zero(float64 a)
|
2008-12-15 18:14:20 +01:00
|
|
|
{
|
|
|
|
return (float64_val(a) & 0x7fffffffffffffffLL) == 0;
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float64_is_any_nan(float64 a)
|
2010-12-07 16:37:34 +01:00
|
|
|
{
|
|
|
|
return ((float64_val(a) & ~(1ULL << 63)) > 0x7ff0000000000000ULL);
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float64_is_zero_or_denormal(float64 a)
|
2011-05-15 14:09:18 +02:00
|
|
|
{
|
|
|
|
return (float64_val(a) & 0x7ff0000000000000LL) == 0;
|
|
|
|
}
|
|
|
|
|
2018-03-16 22:58:56 +01:00
|
|
|
static inline bool float64_is_normal(float64 a)
|
|
|
|
{
|
2019-02-06 10:10:43 +01:00
|
|
|
return (((float64_val(a) >> 52) + 1) & 0x7ff) >= 2;
|
2018-03-16 22:58:56 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline bool float64_is_denormal(float64 a)
|
|
|
|
{
|
|
|
|
return float64_is_zero_or_denormal(a) && !float64_is_zero(a);
|
|
|
|
}
|
|
|
|
|
2018-03-29 02:29:55 +02:00
|
|
|
static inline bool float64_is_zero_or_normal(float64 a)
|
|
|
|
{
|
|
|
|
return float64_is_normal(a) || float64_is_zero(a);
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline float64 float64_set_sign(float64 a, int sign)
|
2011-02-21 17:38:45 +01:00
|
|
|
{
|
|
|
|
return make_float64((float64_val(a) & 0x7fffffffffffffffULL)
|
|
|
|
| ((int64_t)sign << 63));
|
|
|
|
}
|
|
|
|
|
2007-11-18 15:33:24 +01:00
|
|
|
#define float64_zero make_float64(0)
|
2018-03-01 12:05:50 +01:00
|
|
|
#define float64_half make_float64(0x3fe0000000000000LL)
|
2009-02-04 14:52:27 +01:00
|
|
|
#define float64_one make_float64(0x3ff0000000000000LL)
|
2018-03-01 12:05:50 +01:00
|
|
|
#define float64_one_point_five make_float64(0x3FF8000000000000ULL)
|
|
|
|
#define float64_two make_float64(0x4000000000000000ULL)
|
|
|
|
#define float64_three make_float64(0x4008000000000000ULL)
|
2009-02-05 12:04:05 +01:00
|
|
|
#define float64_ln2 make_float64(0x3fe62e42fefa39efLL)
|
2011-02-21 17:38:45 +01:00
|
|
|
#define float64_infinity make_float64(0x7ff0000000000000LL)
|
2007-11-18 15:33:24 +01:00
|
|
|
|
2011-02-21 17:38:44 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| The pattern for a default generated double-precision NaN.
|
|
|
|
*----------------------------------------------------------------------------*/
|
softfloat: Implement run-time-configurable meaning of signaling NaN bit
This patch modifies SoftFloat library so that it can be configured in
run-time in relation to the meaning of signaling NaN bit, while, at the
same time, strictly preserving its behavior on all existing platforms.
Background:
In floating-point calculations, there is a need for denoting undefined or
unrepresentable values. This is achieved by defining certain floating-point
numerical values to be NaNs (which stands for "not a number"). For additional
reasons, virtually all modern floating-point unit implementations use two
kinds of NaNs: quiet and signaling. The binary representations of these two
kinds of NaNs, as a rule, differ only in one bit (that bit is, traditionally,
the first bit of mantissa).
Up to 2008, standards for floating-point did not specify all details about
binary representation of NaNs. More specifically, the meaning of the bit
that is used for distinguishing between signaling and quiet NaNs was not
strictly prescribed. (IEEE 754-2008 was the first floating-point standard
that defined that meaning clearly, see [1], p. 35) As a result, different
platforms took different approaches, and that presented considerable
challenge for multi-platform emulators like QEMU.
Mips platform represents the most complex case among QEMU-supported
platforms regarding signaling NaN bit. Up to the Release 6 of Mips
architecture, "1" in signaling NaN bit denoted signaling NaN, which is
opposite to IEEE 754-2008 standard. From Release 6 on, Mips architecture
adopted IEEE standard prescription, and "0" denotes signaling NaN. On top of
that, Mips architecture for SIMD (also known as MSA, or vector instructions)
also specifies signaling bit in accordance to IEEE standard. MSA unit can be
implemented with both pre-Release 6 and Release 6 main processor units.
QEMU uses SoftFloat library to implement various floating-point-related
instructions on all platforms. The current QEMU implementation allows for
defining meaning of signaling NaN bit during build time, and is implemented
via preprocessor macro called SNAN_BIT_IS_ONE.
On the other hand, the change in this patch enables SoftFloat library to be
configured in run-time. This configuration is meant to occur during CPU
initialization, at the moment when it is definitely known what desired
behavior for particular CPU (or any additional FPUs) is.
The change is implemented so that it is consistent with existing
implementation of similar cases. This means that structure float_status is
used for passing the information about desired signaling NaN bit on each
invocation of SoftFloat functions. The additional field in float_status is
called snan_bit_is_one, which supersedes macro SNAN_BIT_IS_ONE.
IMPORTANT:
This change is not meant to create any change in emulator behavior or
functionality on any platform. It just provides the means for SoftFloat
library to be used in a more flexible way - in other words, it will just
prepare SoftFloat library for usage related to Mips platform and its
specifics regarding signaling bit meaning, which is done in some of
subsequent patches from this series.
Further break down of changes:
1) Added field snan_bit_is_one to the structure float_status, and
correspondent setter function set_snan_bit_is_one().
2) Constants <float16|float32|float64|floatx80|float128>_default_nan
(used both internally and externally) converted to functions
<float16|float32|float64|floatx80|float128>_default_nan(float_status*).
This is necessary since they are dependent on signaling bit meaning.
At the same time, for the sake of code cleanup and simplicity, constants
<floatx80|float128>_default_nan_<low|high> (used only internally within
SoftFloat library) are removed, as not needed.
3) Added a float_status* argument to SoftFloat library functions
XXX_is_quiet_nan(XXX a_), XXX_is_signaling_nan(XXX a_),
XXX_maybe_silence_nan(XXX a_). This argument must be present in
order to enable correct invocation of new version of functions
XXX_default_nan(). (XXX is <float16|float32|float64|floatx80|float128>
here)
4) Updated code for all platforms to reflect changes in SoftFloat library.
This change is twofolds: it includes modifications of SoftFloat library
functions invocations, and an addition of invocation of function
set_snan_bit_is_one() during CPU initialization, with arguments that
are appropriate for each particular platform. It was established that
all platforms zero their main CPU data structures, so snan_bit_is_one(0)
in appropriate places is not added, as it is not needed.
[1] "IEEE Standard for Floating-Point Arithmetic",
IEEE Computer Society, August 29, 2008.
Signed-off-by: Thomas Schwinge <thomas@codesourcery.com>
Signed-off-by: Maciej W. Rozycki <macro@codesourcery.com>
Signed-off-by: Aleksandar Markovic <aleksandar.markovic@imgtec.com>
Tested-by: Bastian Koppelmann <kbastian@mail.uni-paderborn.de>
Reviewed-by: Leon Alrae <leon.alrae@imgtec.com>
Tested-by: Leon Alrae <leon.alrae@imgtec.com>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
[leon.alrae@imgtec.com:
* cherry-picked 2 chunks from patch #2 to fix compilation warnings]
Signed-off-by: Leon Alrae <leon.alrae@imgtec.com>
2016-06-10 11:57:28 +02:00
|
|
|
float64 float64_default_nan(float_status *status);
|
2011-02-21 17:38:44 +01:00
|
|
|
|
2005-03-13 17:54:06 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Software IEC/IEEE extended double-precision conversion routines.
|
|
|
|
*----------------------------------------------------------------------------*/
|
2016-01-22 16:09:21 +01:00
|
|
|
int32_t floatx80_to_int32(floatx80, float_status *status);
|
|
|
|
int32_t floatx80_to_int32_round_to_zero(floatx80, float_status *status);
|
2016-01-22 16:09:20 +01:00
|
|
|
int64_t floatx80_to_int64(floatx80, float_status *status);
|
|
|
|
int64_t floatx80_to_int64_round_to_zero(floatx80, float_status *status);
|
2015-01-30 13:04:16 +01:00
|
|
|
float32 floatx80_to_float32(floatx80, float_status *status);
|
|
|
|
float64 floatx80_to_float64(floatx80, float_status *status);
|
|
|
|
float128 floatx80_to_float128(floatx80, float_status *status);
|
2005-03-13 17:54:06 +01:00
|
|
|
|
2018-02-24 21:18:01 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| The pattern for an extended double-precision inf.
|
|
|
|
*----------------------------------------------------------------------------*/
|
|
|
|
extern const floatx80 floatx80_infinity;
|
|
|
|
|
2005-03-13 17:54:06 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Software IEC/IEEE extended double-precision operations.
|
|
|
|
*----------------------------------------------------------------------------*/
|
2017-06-28 22:42:38 +02:00
|
|
|
floatx80 floatx80_round(floatx80 a, float_status *status);
|
2015-01-30 13:04:16 +01:00
|
|
|
floatx80 floatx80_round_to_int(floatx80, float_status *status);
|
|
|
|
floatx80 floatx80_add(floatx80, floatx80, float_status *status);
|
|
|
|
floatx80 floatx80_sub(floatx80, floatx80, float_status *status);
|
|
|
|
floatx80 floatx80_mul(floatx80, floatx80, float_status *status);
|
|
|
|
floatx80 floatx80_div(floatx80, floatx80, float_status *status);
|
|
|
|
floatx80 floatx80_rem(floatx80, floatx80, float_status *status);
|
|
|
|
floatx80 floatx80_sqrt(floatx80, float_status *status);
|
|
|
|
int floatx80_eq(floatx80, floatx80, float_status *status);
|
|
|
|
int floatx80_le(floatx80, floatx80, float_status *status);
|
|
|
|
int floatx80_lt(floatx80, floatx80, float_status *status);
|
|
|
|
int floatx80_unordered(floatx80, floatx80, float_status *status);
|
|
|
|
int floatx80_eq_quiet(floatx80, floatx80, float_status *status);
|
|
|
|
int floatx80_le_quiet(floatx80, floatx80, float_status *status);
|
|
|
|
int floatx80_lt_quiet(floatx80, floatx80, float_status *status);
|
|
|
|
int floatx80_unordered_quiet(floatx80, floatx80, float_status *status);
|
|
|
|
int floatx80_compare(floatx80, floatx80, float_status *status);
|
|
|
|
int floatx80_compare_quiet(floatx80, floatx80, float_status *status);
|
softfloat: Implement run-time-configurable meaning of signaling NaN bit
This patch modifies SoftFloat library so that it can be configured in
run-time in relation to the meaning of signaling NaN bit, while, at the
same time, strictly preserving its behavior on all existing platforms.
Background:
In floating-point calculations, there is a need for denoting undefined or
unrepresentable values. This is achieved by defining certain floating-point
numerical values to be NaNs (which stands for "not a number"). For additional
reasons, virtually all modern floating-point unit implementations use two
kinds of NaNs: quiet and signaling. The binary representations of these two
kinds of NaNs, as a rule, differ only in one bit (that bit is, traditionally,
the first bit of mantissa).
Up to 2008, standards for floating-point did not specify all details about
binary representation of NaNs. More specifically, the meaning of the bit
that is used for distinguishing between signaling and quiet NaNs was not
strictly prescribed. (IEEE 754-2008 was the first floating-point standard
that defined that meaning clearly, see [1], p. 35) As a result, different
platforms took different approaches, and that presented considerable
challenge for multi-platform emulators like QEMU.
Mips platform represents the most complex case among QEMU-supported
platforms regarding signaling NaN bit. Up to the Release 6 of Mips
architecture, "1" in signaling NaN bit denoted signaling NaN, which is
opposite to IEEE 754-2008 standard. From Release 6 on, Mips architecture
adopted IEEE standard prescription, and "0" denotes signaling NaN. On top of
that, Mips architecture for SIMD (also known as MSA, or vector instructions)
also specifies signaling bit in accordance to IEEE standard. MSA unit can be
implemented with both pre-Release 6 and Release 6 main processor units.
QEMU uses SoftFloat library to implement various floating-point-related
instructions on all platforms. The current QEMU implementation allows for
defining meaning of signaling NaN bit during build time, and is implemented
via preprocessor macro called SNAN_BIT_IS_ONE.
On the other hand, the change in this patch enables SoftFloat library to be
configured in run-time. This configuration is meant to occur during CPU
initialization, at the moment when it is definitely known what desired
behavior for particular CPU (or any additional FPUs) is.
The change is implemented so that it is consistent with existing
implementation of similar cases. This means that structure float_status is
used for passing the information about desired signaling NaN bit on each
invocation of SoftFloat functions. The additional field in float_status is
called snan_bit_is_one, which supersedes macro SNAN_BIT_IS_ONE.
IMPORTANT:
This change is not meant to create any change in emulator behavior or
functionality on any platform. It just provides the means for SoftFloat
library to be used in a more flexible way - in other words, it will just
prepare SoftFloat library for usage related to Mips platform and its
specifics regarding signaling bit meaning, which is done in some of
subsequent patches from this series.
Further break down of changes:
1) Added field snan_bit_is_one to the structure float_status, and
correspondent setter function set_snan_bit_is_one().
2) Constants <float16|float32|float64|floatx80|float128>_default_nan
(used both internally and externally) converted to functions
<float16|float32|float64|floatx80|float128>_default_nan(float_status*).
This is necessary since they are dependent on signaling bit meaning.
At the same time, for the sake of code cleanup and simplicity, constants
<floatx80|float128>_default_nan_<low|high> (used only internally within
SoftFloat library) are removed, as not needed.
3) Added a float_status* argument to SoftFloat library functions
XXX_is_quiet_nan(XXX a_), XXX_is_signaling_nan(XXX a_),
XXX_maybe_silence_nan(XXX a_). This argument must be present in
order to enable correct invocation of new version of functions
XXX_default_nan(). (XXX is <float16|float32|float64|floatx80|float128>
here)
4) Updated code for all platforms to reflect changes in SoftFloat library.
This change is twofolds: it includes modifications of SoftFloat library
functions invocations, and an addition of invocation of function
set_snan_bit_is_one() during CPU initialization, with arguments that
are appropriate for each particular platform. It was established that
all platforms zero their main CPU data structures, so snan_bit_is_one(0)
in appropriate places is not added, as it is not needed.
[1] "IEEE Standard for Floating-Point Arithmetic",
IEEE Computer Society, August 29, 2008.
Signed-off-by: Thomas Schwinge <thomas@codesourcery.com>
Signed-off-by: Maciej W. Rozycki <macro@codesourcery.com>
Signed-off-by: Aleksandar Markovic <aleksandar.markovic@imgtec.com>
Tested-by: Bastian Koppelmann <kbastian@mail.uni-paderborn.de>
Reviewed-by: Leon Alrae <leon.alrae@imgtec.com>
Tested-by: Leon Alrae <leon.alrae@imgtec.com>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
[leon.alrae@imgtec.com:
* cherry-picked 2 chunks from patch #2 to fix compilation warnings]
Signed-off-by: Leon Alrae <leon.alrae@imgtec.com>
2016-06-10 11:57:28 +02:00
|
|
|
int floatx80_is_quiet_nan(floatx80, float_status *status);
|
|
|
|
int floatx80_is_signaling_nan(floatx80, float_status *status);
|
2018-05-10 20:39:48 +02:00
|
|
|
floatx80 floatx80_silence_nan(floatx80, float_status *status);
|
2015-01-30 13:04:16 +01:00
|
|
|
floatx80 floatx80_scalbn(floatx80, int, float_status *status);
|
2005-03-13 17:54:06 +01:00
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline floatx80 floatx80_abs(floatx80 a)
|
2005-03-13 19:52:29 +01:00
|
|
|
{
|
|
|
|
a.high &= 0x7fff;
|
|
|
|
return a;
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline floatx80 floatx80_chs(floatx80 a)
|
2005-03-13 19:52:29 +01:00
|
|
|
{
|
|
|
|
a.high ^= 0x8000;
|
|
|
|
return a;
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int floatx80_is_infinity(floatx80 a)
|
2008-12-15 18:14:20 +01:00
|
|
|
{
|
2018-02-24 21:18:01 +01:00
|
|
|
#if defined(TARGET_M68K)
|
|
|
|
return (a.high & 0x7fff) == floatx80_infinity.high && !(a.low << 1);
|
|
|
|
#else
|
|
|
|
return (a.high & 0x7fff) == floatx80_infinity.high &&
|
|
|
|
a.low == floatx80_infinity.low;
|
|
|
|
#endif
|
2008-12-15 18:14:20 +01:00
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int floatx80_is_neg(floatx80 a)
|
2008-12-15 18:14:20 +01:00
|
|
|
{
|
|
|
|
return a.high >> 15;
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int floatx80_is_zero(floatx80 a)
|
2008-12-15 18:14:20 +01:00
|
|
|
{
|
|
|
|
return (a.high & 0x7fff) == 0 && a.low == 0;
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int floatx80_is_zero_or_denormal(floatx80 a)
|
2011-05-15 14:09:18 +02:00
|
|
|
{
|
|
|
|
return (a.high & 0x7fff) == 0;
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int floatx80_is_any_nan(floatx80 a)
|
2011-01-06 19:34:43 +01:00
|
|
|
{
|
|
|
|
return ((a.high & 0x7fff) == 0x7fff) && (a.low<<1);
|
|
|
|
}
|
|
|
|
|
2016-08-17 02:14:55 +02:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Return whether the given value is an invalid floatx80 encoding.
|
|
|
|
| Invalid floatx80 encodings arise when the integer bit is not set, but
|
|
|
|
| the exponent is not zero. The only times the integer bit is permitted to
|
|
|
|
| be zero is in subnormal numbers and the value zero.
|
|
|
|
| This includes what the Intel software developer's manual calls pseudo-NaNs,
|
|
|
|
| pseudo-infinities and un-normal numbers. It does not include
|
|
|
|
| pseudo-denormals, which must still be correctly handled as inputs even
|
|
|
|
| if they are never generated as outputs.
|
|
|
|
*----------------------------------------------------------------------------*/
|
|
|
|
static inline bool floatx80_invalid_encoding(floatx80 a)
|
|
|
|
{
|
|
|
|
return (a.low & (1ULL << 63)) == 0 && (a.high & 0x7FFF) != 0;
|
|
|
|
}
|
|
|
|
|
2011-04-20 13:04:22 +02:00
|
|
|
#define floatx80_zero make_floatx80(0x0000, 0x0000000000000000LL)
|
|
|
|
#define floatx80_one make_floatx80(0x3fff, 0x8000000000000000LL)
|
|
|
|
#define floatx80_ln2 make_floatx80(0x3ffe, 0xb17217f7d1cf79acLL)
|
2011-04-20 13:04:22 +02:00
|
|
|
#define floatx80_pi make_floatx80(0x4000, 0xc90fdaa22168c235LL)
|
2011-04-20 13:04:22 +02:00
|
|
|
#define floatx80_half make_floatx80(0x3ffe, 0x8000000000000000LL)
|
|
|
|
|
softfloat: export some functions
Move fpu/softfloat-macros.h to include/fpu/
Export floatx80 functions to be used by target floatx80
specific implementations.
Exports:
propagateFloatx80NaN(), extractFloatx80Frac(),
extractFloatx80Exp(), extractFloatx80Sign(),
normalizeFloatx80Subnormal(), packFloatx80(),
roundAndPackFloatx80(), normalizeRoundAndPackFloatx80()
Also exports packFloat32() that will be used to implement
m68k fsinh, fcos, fsin, ftan operations.
Signed-off-by: Laurent Vivier <laurent@vivier.eu>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-Id: <20180224201802.911-2-laurent@vivier.eu>
2018-02-24 21:17:59 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Returns the fraction bits of the extended double-precision floating-point
|
|
|
|
| value `a'.
|
|
|
|
*----------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
static inline uint64_t extractFloatx80Frac(floatx80 a)
|
|
|
|
{
|
|
|
|
return a.low;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Returns the exponent bits of the extended double-precision floating-point
|
|
|
|
| value `a'.
|
|
|
|
*----------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
static inline int32_t extractFloatx80Exp(floatx80 a)
|
|
|
|
{
|
|
|
|
return a.high & 0x7FFF;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Returns the sign bit of the extended double-precision floating-point value
|
|
|
|
| `a'.
|
|
|
|
*----------------------------------------------------------------------------*/
|
|
|
|
|
2020-05-05 04:54:57 +02:00
|
|
|
static inline bool extractFloatx80Sign(floatx80 a)
|
softfloat: export some functions
Move fpu/softfloat-macros.h to include/fpu/
Export floatx80 functions to be used by target floatx80
specific implementations.
Exports:
propagateFloatx80NaN(), extractFloatx80Frac(),
extractFloatx80Exp(), extractFloatx80Sign(),
normalizeFloatx80Subnormal(), packFloatx80(),
roundAndPackFloatx80(), normalizeRoundAndPackFloatx80()
Also exports packFloat32() that will be used to implement
m68k fsinh, fcos, fsin, ftan operations.
Signed-off-by: Laurent Vivier <laurent@vivier.eu>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-Id: <20180224201802.911-2-laurent@vivier.eu>
2018-02-24 21:17:59 +01:00
|
|
|
{
|
|
|
|
return a.high >> 15;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Packs the sign `zSign', exponent `zExp', and significand `zSig' into an
|
|
|
|
| extended double-precision floating-point value, returning the result.
|
|
|
|
*----------------------------------------------------------------------------*/
|
|
|
|
|
2020-05-05 04:54:57 +02:00
|
|
|
static inline floatx80 packFloatx80(bool zSign, int32_t zExp, uint64_t zSig)
|
softfloat: export some functions
Move fpu/softfloat-macros.h to include/fpu/
Export floatx80 functions to be used by target floatx80
specific implementations.
Exports:
propagateFloatx80NaN(), extractFloatx80Frac(),
extractFloatx80Exp(), extractFloatx80Sign(),
normalizeFloatx80Subnormal(), packFloatx80(),
roundAndPackFloatx80(), normalizeRoundAndPackFloatx80()
Also exports packFloat32() that will be used to implement
m68k fsinh, fcos, fsin, ftan operations.
Signed-off-by: Laurent Vivier <laurent@vivier.eu>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-Id: <20180224201802.911-2-laurent@vivier.eu>
2018-02-24 21:17:59 +01:00
|
|
|
{
|
|
|
|
floatx80 z;
|
|
|
|
|
|
|
|
z.low = zSig;
|
|
|
|
z.high = (((uint16_t)zSign) << 15) + zExp;
|
|
|
|
return z;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Normalizes the subnormal extended double-precision floating-point value
|
|
|
|
| represented by the denormalized significand `aSig'. The normalized exponent
|
|
|
|
| and significand are stored at the locations pointed to by `zExpPtr' and
|
|
|
|
| `zSigPtr', respectively.
|
|
|
|
*----------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
void normalizeFloatx80Subnormal(uint64_t aSig, int32_t *zExpPtr,
|
|
|
|
uint64_t *zSigPtr);
|
|
|
|
|
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Takes two extended double-precision floating-point values `a' and `b', one
|
|
|
|
| of which is a NaN, and returns the appropriate NaN result. If either `a' or
|
|
|
|
| `b' is a signaling NaN, the invalid exception is raised.
|
|
|
|
*----------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
floatx80 propagateFloatx80NaN(floatx80 a, floatx80 b, float_status *status);
|
|
|
|
|
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Takes an abstract floating-point value having sign `zSign', exponent `zExp',
|
|
|
|
| and extended significand formed by the concatenation of `zSig0' and `zSig1',
|
|
|
|
| and returns the proper extended double-precision floating-point value
|
|
|
|
| corresponding to the abstract input. Ordinarily, the abstract value is
|
|
|
|
| rounded and packed into the extended double-precision format, with the
|
|
|
|
| inexact exception raised if the abstract input cannot be represented
|
|
|
|
| exactly. However, if the abstract value is too large, the overflow and
|
|
|
|
| inexact exceptions are raised and an infinity or maximal finite value is
|
|
|
|
| returned. If the abstract value is too small, the input value is rounded to
|
|
|
|
| a subnormal number, and the underflow and inexact exceptions are raised if
|
|
|
|
| the abstract input cannot be represented exactly as a subnormal extended
|
|
|
|
| double-precision floating-point number.
|
|
|
|
| If `roundingPrecision' is 32 or 64, the result is rounded to the same
|
|
|
|
| number of bits as single or double precision, respectively. Otherwise, the
|
|
|
|
| result is rounded to the full precision of the extended double-precision
|
|
|
|
| format.
|
|
|
|
| The input significand must be normalized or smaller. If the input
|
|
|
|
| significand is not normalized, `zExp' must be 0; in that case, the result
|
|
|
|
| returned is a subnormal number, and it must not require rounding. The
|
|
|
|
| handling of underflow and overflow follows the IEC/IEEE Standard for Binary
|
|
|
|
| Floating-Point Arithmetic.
|
|
|
|
*----------------------------------------------------------------------------*/
|
|
|
|
|
2020-05-05 04:54:57 +02:00
|
|
|
floatx80 roundAndPackFloatx80(int8_t roundingPrecision, bool zSign,
|
softfloat: export some functions
Move fpu/softfloat-macros.h to include/fpu/
Export floatx80 functions to be used by target floatx80
specific implementations.
Exports:
propagateFloatx80NaN(), extractFloatx80Frac(),
extractFloatx80Exp(), extractFloatx80Sign(),
normalizeFloatx80Subnormal(), packFloatx80(),
roundAndPackFloatx80(), normalizeRoundAndPackFloatx80()
Also exports packFloat32() that will be used to implement
m68k fsinh, fcos, fsin, ftan operations.
Signed-off-by: Laurent Vivier <laurent@vivier.eu>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-Id: <20180224201802.911-2-laurent@vivier.eu>
2018-02-24 21:17:59 +01:00
|
|
|
int32_t zExp, uint64_t zSig0, uint64_t zSig1,
|
|
|
|
float_status *status);
|
|
|
|
|
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Takes an abstract floating-point value having sign `zSign', exponent
|
|
|
|
| `zExp', and significand formed by the concatenation of `zSig0' and `zSig1',
|
|
|
|
| and returns the proper extended double-precision floating-point value
|
|
|
|
| corresponding to the abstract input. This routine is just like
|
|
|
|
| `roundAndPackFloatx80' except that the input significand does not have to be
|
|
|
|
| normalized.
|
|
|
|
*----------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
floatx80 normalizeRoundAndPackFloatx80(int8_t roundingPrecision,
|
2020-05-05 04:54:57 +02:00
|
|
|
bool zSign, int32_t zExp,
|
softfloat: export some functions
Move fpu/softfloat-macros.h to include/fpu/
Export floatx80 functions to be used by target floatx80
specific implementations.
Exports:
propagateFloatx80NaN(), extractFloatx80Frac(),
extractFloatx80Exp(), extractFloatx80Sign(),
normalizeFloatx80Subnormal(), packFloatx80(),
roundAndPackFloatx80(), normalizeRoundAndPackFloatx80()
Also exports packFloat32() that will be used to implement
m68k fsinh, fcos, fsin, ftan operations.
Signed-off-by: Laurent Vivier <laurent@vivier.eu>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-Id: <20180224201802.911-2-laurent@vivier.eu>
2018-02-24 21:17:59 +01:00
|
|
|
uint64_t zSig0, uint64_t zSig1,
|
|
|
|
float_status *status);
|
|
|
|
|
2011-02-21 17:38:44 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
2011-07-28 12:10:29 +02:00
|
|
|
| The pattern for a default generated extended double-precision NaN.
|
2011-02-21 17:38:44 +01:00
|
|
|
*----------------------------------------------------------------------------*/
|
softfloat: Implement run-time-configurable meaning of signaling NaN bit
This patch modifies SoftFloat library so that it can be configured in
run-time in relation to the meaning of signaling NaN bit, while, at the
same time, strictly preserving its behavior on all existing platforms.
Background:
In floating-point calculations, there is a need for denoting undefined or
unrepresentable values. This is achieved by defining certain floating-point
numerical values to be NaNs (which stands for "not a number"). For additional
reasons, virtually all modern floating-point unit implementations use two
kinds of NaNs: quiet and signaling. The binary representations of these two
kinds of NaNs, as a rule, differ only in one bit (that bit is, traditionally,
the first bit of mantissa).
Up to 2008, standards for floating-point did not specify all details about
binary representation of NaNs. More specifically, the meaning of the bit
that is used for distinguishing between signaling and quiet NaNs was not
strictly prescribed. (IEEE 754-2008 was the first floating-point standard
that defined that meaning clearly, see [1], p. 35) As a result, different
platforms took different approaches, and that presented considerable
challenge for multi-platform emulators like QEMU.
Mips platform represents the most complex case among QEMU-supported
platforms regarding signaling NaN bit. Up to the Release 6 of Mips
architecture, "1" in signaling NaN bit denoted signaling NaN, which is
opposite to IEEE 754-2008 standard. From Release 6 on, Mips architecture
adopted IEEE standard prescription, and "0" denotes signaling NaN. On top of
that, Mips architecture for SIMD (also known as MSA, or vector instructions)
also specifies signaling bit in accordance to IEEE standard. MSA unit can be
implemented with both pre-Release 6 and Release 6 main processor units.
QEMU uses SoftFloat library to implement various floating-point-related
instructions on all platforms. The current QEMU implementation allows for
defining meaning of signaling NaN bit during build time, and is implemented
via preprocessor macro called SNAN_BIT_IS_ONE.
On the other hand, the change in this patch enables SoftFloat library to be
configured in run-time. This configuration is meant to occur during CPU
initialization, at the moment when it is definitely known what desired
behavior for particular CPU (or any additional FPUs) is.
The change is implemented so that it is consistent with existing
implementation of similar cases. This means that structure float_status is
used for passing the information about desired signaling NaN bit on each
invocation of SoftFloat functions. The additional field in float_status is
called snan_bit_is_one, which supersedes macro SNAN_BIT_IS_ONE.
IMPORTANT:
This change is not meant to create any change in emulator behavior or
functionality on any platform. It just provides the means for SoftFloat
library to be used in a more flexible way - in other words, it will just
prepare SoftFloat library for usage related to Mips platform and its
specifics regarding signaling bit meaning, which is done in some of
subsequent patches from this series.
Further break down of changes:
1) Added field snan_bit_is_one to the structure float_status, and
correspondent setter function set_snan_bit_is_one().
2) Constants <float16|float32|float64|floatx80|float128>_default_nan
(used both internally and externally) converted to functions
<float16|float32|float64|floatx80|float128>_default_nan(float_status*).
This is necessary since they are dependent on signaling bit meaning.
At the same time, for the sake of code cleanup and simplicity, constants
<floatx80|float128>_default_nan_<low|high> (used only internally within
SoftFloat library) are removed, as not needed.
3) Added a float_status* argument to SoftFloat library functions
XXX_is_quiet_nan(XXX a_), XXX_is_signaling_nan(XXX a_),
XXX_maybe_silence_nan(XXX a_). This argument must be present in
order to enable correct invocation of new version of functions
XXX_default_nan(). (XXX is <float16|float32|float64|floatx80|float128>
here)
4) Updated code for all platforms to reflect changes in SoftFloat library.
This change is twofolds: it includes modifications of SoftFloat library
functions invocations, and an addition of invocation of function
set_snan_bit_is_one() during CPU initialization, with arguments that
are appropriate for each particular platform. It was established that
all platforms zero their main CPU data structures, so snan_bit_is_one(0)
in appropriate places is not added, as it is not needed.
[1] "IEEE Standard for Floating-Point Arithmetic",
IEEE Computer Society, August 29, 2008.
Signed-off-by: Thomas Schwinge <thomas@codesourcery.com>
Signed-off-by: Maciej W. Rozycki <macro@codesourcery.com>
Signed-off-by: Aleksandar Markovic <aleksandar.markovic@imgtec.com>
Tested-by: Bastian Koppelmann <kbastian@mail.uni-paderborn.de>
Reviewed-by: Leon Alrae <leon.alrae@imgtec.com>
Tested-by: Leon Alrae <leon.alrae@imgtec.com>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
[leon.alrae@imgtec.com:
* cherry-picked 2 chunks from patch #2 to fix compilation warnings]
Signed-off-by: Leon Alrae <leon.alrae@imgtec.com>
2016-06-10 11:57:28 +02:00
|
|
|
floatx80 floatx80_default_nan(float_status *status);
|
2011-02-21 17:38:44 +01:00
|
|
|
|
2005-03-13 17:54:06 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Software IEC/IEEE quadruple-precision conversion routines.
|
|
|
|
*----------------------------------------------------------------------------*/
|
2016-01-22 16:09:21 +01:00
|
|
|
int32_t float128_to_int32(float128, float_status *status);
|
|
|
|
int32_t float128_to_int32_round_to_zero(float128, float_status *status);
|
2016-01-22 16:09:20 +01:00
|
|
|
int64_t float128_to_int64(float128, float_status *status);
|
|
|
|
int64_t float128_to_int64_round_to_zero(float128, float_status *status);
|
2017-02-10 08:23:06 +01:00
|
|
|
uint64_t float128_to_uint64(float128, float_status *status);
|
|
|
|
uint64_t float128_to_uint64_round_to_zero(float128, float_status *status);
|
2019-02-06 11:53:39 +01:00
|
|
|
uint32_t float128_to_uint32(float128, float_status *status);
|
2017-02-10 08:23:07 +01:00
|
|
|
uint32_t float128_to_uint32_round_to_zero(float128, float_status *status);
|
2015-01-30 13:04:16 +01:00
|
|
|
float32 float128_to_float32(float128, float_status *status);
|
|
|
|
float64 float128_to_float64(float128, float_status *status);
|
|
|
|
floatx80 float128_to_floatx80(float128, float_status *status);
|
2005-03-13 17:54:06 +01:00
|
|
|
|
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
| Software IEC/IEEE quadruple-precision operations.
|
|
|
|
*----------------------------------------------------------------------------*/
|
2015-01-30 13:04:16 +01:00
|
|
|
float128 float128_round_to_int(float128, float_status *status);
|
|
|
|
float128 float128_add(float128, float128, float_status *status);
|
|
|
|
float128 float128_sub(float128, float128, float_status *status);
|
|
|
|
float128 float128_mul(float128, float128, float_status *status);
|
|
|
|
float128 float128_div(float128, float128, float_status *status);
|
|
|
|
float128 float128_rem(float128, float128, float_status *status);
|
|
|
|
float128 float128_sqrt(float128, float_status *status);
|
|
|
|
int float128_eq(float128, float128, float_status *status);
|
|
|
|
int float128_le(float128, float128, float_status *status);
|
|
|
|
int float128_lt(float128, float128, float_status *status);
|
|
|
|
int float128_unordered(float128, float128, float_status *status);
|
|
|
|
int float128_eq_quiet(float128, float128, float_status *status);
|
|
|
|
int float128_le_quiet(float128, float128, float_status *status);
|
|
|
|
int float128_lt_quiet(float128, float128, float_status *status);
|
|
|
|
int float128_unordered_quiet(float128, float128, float_status *status);
|
|
|
|
int float128_compare(float128, float128, float_status *status);
|
|
|
|
int float128_compare_quiet(float128, float128, float_status *status);
|
softfloat: Implement run-time-configurable meaning of signaling NaN bit
This patch modifies SoftFloat library so that it can be configured in
run-time in relation to the meaning of signaling NaN bit, while, at the
same time, strictly preserving its behavior on all existing platforms.
Background:
In floating-point calculations, there is a need for denoting undefined or
unrepresentable values. This is achieved by defining certain floating-point
numerical values to be NaNs (which stands for "not a number"). For additional
reasons, virtually all modern floating-point unit implementations use two
kinds of NaNs: quiet and signaling. The binary representations of these two
kinds of NaNs, as a rule, differ only in one bit (that bit is, traditionally,
the first bit of mantissa).
Up to 2008, standards for floating-point did not specify all details about
binary representation of NaNs. More specifically, the meaning of the bit
that is used for distinguishing between signaling and quiet NaNs was not
strictly prescribed. (IEEE 754-2008 was the first floating-point standard
that defined that meaning clearly, see [1], p. 35) As a result, different
platforms took different approaches, and that presented considerable
challenge for multi-platform emulators like QEMU.
Mips platform represents the most complex case among QEMU-supported
platforms regarding signaling NaN bit. Up to the Release 6 of Mips
architecture, "1" in signaling NaN bit denoted signaling NaN, which is
opposite to IEEE 754-2008 standard. From Release 6 on, Mips architecture
adopted IEEE standard prescription, and "0" denotes signaling NaN. On top of
that, Mips architecture for SIMD (also known as MSA, or vector instructions)
also specifies signaling bit in accordance to IEEE standard. MSA unit can be
implemented with both pre-Release 6 and Release 6 main processor units.
QEMU uses SoftFloat library to implement various floating-point-related
instructions on all platforms. The current QEMU implementation allows for
defining meaning of signaling NaN bit during build time, and is implemented
via preprocessor macro called SNAN_BIT_IS_ONE.
On the other hand, the change in this patch enables SoftFloat library to be
configured in run-time. This configuration is meant to occur during CPU
initialization, at the moment when it is definitely known what desired
behavior for particular CPU (or any additional FPUs) is.
The change is implemented so that it is consistent with existing
implementation of similar cases. This means that structure float_status is
used for passing the information about desired signaling NaN bit on each
invocation of SoftFloat functions. The additional field in float_status is
called snan_bit_is_one, which supersedes macro SNAN_BIT_IS_ONE.
IMPORTANT:
This change is not meant to create any change in emulator behavior or
functionality on any platform. It just provides the means for SoftFloat
library to be used in a more flexible way - in other words, it will just
prepare SoftFloat library for usage related to Mips platform and its
specifics regarding signaling bit meaning, which is done in some of
subsequent patches from this series.
Further break down of changes:
1) Added field snan_bit_is_one to the structure float_status, and
correspondent setter function set_snan_bit_is_one().
2) Constants <float16|float32|float64|floatx80|float128>_default_nan
(used both internally and externally) converted to functions
<float16|float32|float64|floatx80|float128>_default_nan(float_status*).
This is necessary since they are dependent on signaling bit meaning.
At the same time, for the sake of code cleanup and simplicity, constants
<floatx80|float128>_default_nan_<low|high> (used only internally within
SoftFloat library) are removed, as not needed.
3) Added a float_status* argument to SoftFloat library functions
XXX_is_quiet_nan(XXX a_), XXX_is_signaling_nan(XXX a_),
XXX_maybe_silence_nan(XXX a_). This argument must be present in
order to enable correct invocation of new version of functions
XXX_default_nan(). (XXX is <float16|float32|float64|floatx80|float128>
here)
4) Updated code for all platforms to reflect changes in SoftFloat library.
This change is twofolds: it includes modifications of SoftFloat library
functions invocations, and an addition of invocation of function
set_snan_bit_is_one() during CPU initialization, with arguments that
are appropriate for each particular platform. It was established that
all platforms zero their main CPU data structures, so snan_bit_is_one(0)
in appropriate places is not added, as it is not needed.
[1] "IEEE Standard for Floating-Point Arithmetic",
IEEE Computer Society, August 29, 2008.
Signed-off-by: Thomas Schwinge <thomas@codesourcery.com>
Signed-off-by: Maciej W. Rozycki <macro@codesourcery.com>
Signed-off-by: Aleksandar Markovic <aleksandar.markovic@imgtec.com>
Tested-by: Bastian Koppelmann <kbastian@mail.uni-paderborn.de>
Reviewed-by: Leon Alrae <leon.alrae@imgtec.com>
Tested-by: Leon Alrae <leon.alrae@imgtec.com>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
[leon.alrae@imgtec.com:
* cherry-picked 2 chunks from patch #2 to fix compilation warnings]
Signed-off-by: Leon Alrae <leon.alrae@imgtec.com>
2016-06-10 11:57:28 +02:00
|
|
|
int float128_is_quiet_nan(float128, float_status *status);
|
|
|
|
int float128_is_signaling_nan(float128, float_status *status);
|
2018-05-10 20:39:48 +02:00
|
|
|
float128 float128_silence_nan(float128, float_status *status);
|
2015-01-30 13:04:16 +01:00
|
|
|
float128 float128_scalbn(float128, int, float_status *status);
|
2005-03-13 17:54:06 +01:00
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline float128 float128_abs(float128 a)
|
2005-03-13 19:52:29 +01:00
|
|
|
{
|
|
|
|
a.high &= 0x7fffffffffffffffLL;
|
|
|
|
return a;
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline float128 float128_chs(float128 a)
|
2005-03-13 19:52:29 +01:00
|
|
|
{
|
|
|
|
a.high ^= 0x8000000000000000LL;
|
|
|
|
return a;
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float128_is_infinity(float128 a)
|
2008-12-15 18:14:20 +01:00
|
|
|
{
|
|
|
|
return (a.high & 0x7fffffffffffffffLL) == 0x7fff000000000000LL && a.low == 0;
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float128_is_neg(float128 a)
|
2008-12-15 18:14:20 +01:00
|
|
|
{
|
|
|
|
return a.high >> 63;
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float128_is_zero(float128 a)
|
2008-12-15 18:14:20 +01:00
|
|
|
{
|
|
|
|
return (a.high & 0x7fffffffffffffffLL) == 0 && a.low == 0;
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float128_is_zero_or_denormal(float128 a)
|
2011-05-15 14:09:18 +02:00
|
|
|
{
|
|
|
|
return (a.high & 0x7fff000000000000LL) == 0;
|
|
|
|
}
|
|
|
|
|
2019-02-06 10:10:43 +01:00
|
|
|
static inline bool float128_is_normal(float128 a)
|
|
|
|
{
|
|
|
|
return (((a.high >> 48) + 1) & 0x7fff) >= 2;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline bool float128_is_denormal(float128 a)
|
|
|
|
{
|
|
|
|
return float128_is_zero_or_denormal(a) && !float128_is_zero(a);
|
|
|
|
}
|
|
|
|
|
2014-06-19 16:13:43 +02:00
|
|
|
static inline int float128_is_any_nan(float128 a)
|
2011-01-06 19:34:43 +01:00
|
|
|
{
|
|
|
|
return ((a.high >> 48) & 0x7fff) == 0x7fff &&
|
|
|
|
((a.low != 0) || ((a.high & 0xffffffffffffLL) != 0));
|
|
|
|
}
|
|
|
|
|
2012-12-31 19:09:04 +01:00
|
|
|
#define float128_zero make_float128(0, 0)
|
|
|
|
|
2011-02-21 17:38:44 +01:00
|
|
|
/*----------------------------------------------------------------------------
|
2011-07-28 12:10:29 +02:00
|
|
|
| The pattern for a default generated quadruple-precision NaN.
|
2011-02-21 17:38:44 +01:00
|
|
|
*----------------------------------------------------------------------------*/
|
softfloat: Implement run-time-configurable meaning of signaling NaN bit
This patch modifies SoftFloat library so that it can be configured in
run-time in relation to the meaning of signaling NaN bit, while, at the
same time, strictly preserving its behavior on all existing platforms.
Background:
In floating-point calculations, there is a need for denoting undefined or
unrepresentable values. This is achieved by defining certain floating-point
numerical values to be NaNs (which stands for "not a number"). For additional
reasons, virtually all modern floating-point unit implementations use two
kinds of NaNs: quiet and signaling. The binary representations of these two
kinds of NaNs, as a rule, differ only in one bit (that bit is, traditionally,
the first bit of mantissa).
Up to 2008, standards for floating-point did not specify all details about
binary representation of NaNs. More specifically, the meaning of the bit
that is used for distinguishing between signaling and quiet NaNs was not
strictly prescribed. (IEEE 754-2008 was the first floating-point standard
that defined that meaning clearly, see [1], p. 35) As a result, different
platforms took different approaches, and that presented considerable
challenge for multi-platform emulators like QEMU.
Mips platform represents the most complex case among QEMU-supported
platforms regarding signaling NaN bit. Up to the Release 6 of Mips
architecture, "1" in signaling NaN bit denoted signaling NaN, which is
opposite to IEEE 754-2008 standard. From Release 6 on, Mips architecture
adopted IEEE standard prescription, and "0" denotes signaling NaN. On top of
that, Mips architecture for SIMD (also known as MSA, or vector instructions)
also specifies signaling bit in accordance to IEEE standard. MSA unit can be
implemented with both pre-Release 6 and Release 6 main processor units.
QEMU uses SoftFloat library to implement various floating-point-related
instructions on all platforms. The current QEMU implementation allows for
defining meaning of signaling NaN bit during build time, and is implemented
via preprocessor macro called SNAN_BIT_IS_ONE.
On the other hand, the change in this patch enables SoftFloat library to be
configured in run-time. This configuration is meant to occur during CPU
initialization, at the moment when it is definitely known what desired
behavior for particular CPU (or any additional FPUs) is.
The change is implemented so that it is consistent with existing
implementation of similar cases. This means that structure float_status is
used for passing the information about desired signaling NaN bit on each
invocation of SoftFloat functions. The additional field in float_status is
called snan_bit_is_one, which supersedes macro SNAN_BIT_IS_ONE.
IMPORTANT:
This change is not meant to create any change in emulator behavior or
functionality on any platform. It just provides the means for SoftFloat
library to be used in a more flexible way - in other words, it will just
prepare SoftFloat library for usage related to Mips platform and its
specifics regarding signaling bit meaning, which is done in some of
subsequent patches from this series.
Further break down of changes:
1) Added field snan_bit_is_one to the structure float_status, and
correspondent setter function set_snan_bit_is_one().
2) Constants <float16|float32|float64|floatx80|float128>_default_nan
(used both internally and externally) converted to functions
<float16|float32|float64|floatx80|float128>_default_nan(float_status*).
This is necessary since they are dependent on signaling bit meaning.
At the same time, for the sake of code cleanup and simplicity, constants
<floatx80|float128>_default_nan_<low|high> (used only internally within
SoftFloat library) are removed, as not needed.
3) Added a float_status* argument to SoftFloat library functions
XXX_is_quiet_nan(XXX a_), XXX_is_signaling_nan(XXX a_),
XXX_maybe_silence_nan(XXX a_). This argument must be present in
order to enable correct invocation of new version of functions
XXX_default_nan(). (XXX is <float16|float32|float64|floatx80|float128>
here)
4) Updated code for all platforms to reflect changes in SoftFloat library.
This change is twofolds: it includes modifications of SoftFloat library
functions invocations, and an addition of invocation of function
set_snan_bit_is_one() during CPU initialization, with arguments that
are appropriate for each particular platform. It was established that
all platforms zero their main CPU data structures, so snan_bit_is_one(0)
in appropriate places is not added, as it is not needed.
[1] "IEEE Standard for Floating-Point Arithmetic",
IEEE Computer Society, August 29, 2008.
Signed-off-by: Thomas Schwinge <thomas@codesourcery.com>
Signed-off-by: Maciej W. Rozycki <macro@codesourcery.com>
Signed-off-by: Aleksandar Markovic <aleksandar.markovic@imgtec.com>
Tested-by: Bastian Koppelmann <kbastian@mail.uni-paderborn.de>
Reviewed-by: Leon Alrae <leon.alrae@imgtec.com>
Tested-by: Leon Alrae <leon.alrae@imgtec.com>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
[leon.alrae@imgtec.com:
* cherry-picked 2 chunks from patch #2 to fix compilation warnings]
Signed-off-by: Leon Alrae <leon.alrae@imgtec.com>
2016-06-10 11:57:28 +02:00
|
|
|
float128 float128_default_nan(float_status *status);
|
2011-02-21 17:38:44 +01:00
|
|
|
|
2016-06-29 15:29:06 +02:00
|
|
|
#endif /* SOFTFLOAT_H */
|