2016-06-29 11:05:55 +02:00
|
|
|
#ifndef MIPS_CPU_H
|
|
|
|
#define MIPS_CPU_H
|
2005-07-02 16:58:51 +02:00
|
|
|
|
2014-03-28 17:48:12 +01:00
|
|
|
#define ALIGNED_ONLY
|
2005-12-05 20:59:36 +01:00
|
|
|
|
2012-03-14 01:38:32 +01:00
|
|
|
#define CPUArchState struct CPUMIPSState
|
2009-03-07 16:24:59 +01:00
|
|
|
|
2010-10-22 23:03:33 +02:00
|
|
|
#include "qemu-common.h"
|
2016-03-15 13:49:25 +01:00
|
|
|
#include "cpu-qom.h"
|
2005-07-02 16:58:51 +02:00
|
|
|
#include "mips-defs.h"
|
2012-12-17 18:19:49 +01:00
|
|
|
#include "exec/cpu-defs.h"
|
2012-10-24 13:12:00 +02:00
|
|
|
#include "fpu/softfloat.h"
|
2005-07-02 16:58:51 +02:00
|
|
|
|
2007-09-06 02:18:15 +02:00
|
|
|
struct CPUMIPSState;
|
2005-07-02 16:58:51 +02:00
|
|
|
|
2007-09-06 02:18:15 +02:00
|
|
|
typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
|
2007-05-30 22:46:02 +02:00
|
|
|
|
2014-11-01 06:28:35 +01:00
|
|
|
/* MSA Context */
|
|
|
|
#define MSA_WRLEN (128)
|
|
|
|
|
|
|
|
typedef union wr_t wr_t;
|
|
|
|
union wr_t {
|
|
|
|
int8_t b[MSA_WRLEN/8];
|
|
|
|
int16_t h[MSA_WRLEN/16];
|
|
|
|
int32_t w[MSA_WRLEN/32];
|
|
|
|
int64_t d[MSA_WRLEN/64];
|
|
|
|
};
|
|
|
|
|
2009-10-01 23:12:16 +02:00
|
|
|
typedef union fpr_t fpr_t;
|
|
|
|
union fpr_t {
|
2007-09-06 02:18:15 +02:00
|
|
|
float64 fd; /* ieee double precision */
|
|
|
|
float32 fs[2];/* ieee single precision */
|
|
|
|
uint64_t d; /* binary double fixed-point */
|
|
|
|
uint32_t w[2]; /* binary single fixed-point */
|
2014-11-01 06:28:35 +01:00
|
|
|
/* FPU/MSA register mapping is not tested on big-endian hosts. */
|
|
|
|
wr_t wr; /* vector data */
|
2007-09-06 02:18:15 +02:00
|
|
|
};
|
|
|
|
/* define FP_ENDIAN_IDX to access the same location
|
2011-03-13 15:44:02 +01:00
|
|
|
* in the fpr_t union regardless of the host endianness
|
2007-09-06 02:18:15 +02:00
|
|
|
*/
|
2009-07-27 16:13:06 +02:00
|
|
|
#if defined(HOST_WORDS_BIGENDIAN)
|
2007-09-06 02:18:15 +02:00
|
|
|
# define FP_ENDIAN_IDX 1
|
|
|
|
#else
|
|
|
|
# define FP_ENDIAN_IDX 0
|
2006-12-21 02:19:56 +01:00
|
|
|
#endif
|
2007-09-06 02:18:15 +02:00
|
|
|
|
|
|
|
typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
|
|
|
|
struct CPUMIPSFPUContext {
|
2005-07-02 16:58:51 +02:00
|
|
|
/* Floating point registers */
|
2009-10-01 23:12:16 +02:00
|
|
|
fpr_t fpr[32];
|
2006-06-14 14:56:19 +02:00
|
|
|
float_status fp_status;
|
2007-05-07 15:55:33 +02:00
|
|
|
/* fpu implementation/revision register (fir) */
|
2005-07-02 16:58:51 +02:00
|
|
|
uint32_t fcr0;
|
2015-04-21 17:06:28 +02:00
|
|
|
#define FCR0_FREP 29
|
2014-01-17 19:25:57 +01:00
|
|
|
#define FCR0_UFRP 28
|
2016-02-24 11:47:10 +01:00
|
|
|
#define FCR0_HAS2008 23
|
2007-05-07 15:55:33 +02:00
|
|
|
#define FCR0_F64 22
|
|
|
|
#define FCR0_L 21
|
|
|
|
#define FCR0_W 20
|
|
|
|
#define FCR0_3D 19
|
|
|
|
#define FCR0_PS 18
|
|
|
|
#define FCR0_D 17
|
|
|
|
#define FCR0_S 16
|
|
|
|
#define FCR0_PRID 8
|
|
|
|
#define FCR0_REV 0
|
2006-06-14 14:56:19 +02:00
|
|
|
/* fcsr */
|
2016-06-10 11:57:36 +02:00
|
|
|
uint32_t fcr31_rw_bitmask;
|
2006-06-14 14:56:19 +02:00
|
|
|
uint32_t fcr31;
|
2016-06-10 11:57:37 +02:00
|
|
|
#define FCR31_FS 24
|
2016-02-24 11:47:10 +01:00
|
|
|
#define FCR31_ABS2008 19
|
|
|
|
#define FCR31_NAN2008 18
|
2008-09-18 13:57:27 +02:00
|
|
|
#define SET_FP_COND(num,env) do { ((env).fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
|
|
|
|
#define CLEAR_FP_COND(num,env) do { ((env).fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
|
|
|
|
#define GET_FP_COND(env) ((((env).fcr31 >> 24) & 0xfe) | (((env).fcr31 >> 23) & 0x1))
|
2007-05-07 15:55:33 +02:00
|
|
|
#define GET_FP_CAUSE(reg) (((reg) >> 12) & 0x3f)
|
|
|
|
#define GET_FP_ENABLE(reg) (((reg) >> 7) & 0x1f)
|
|
|
|
#define GET_FP_FLAGS(reg) (((reg) >> 2) & 0x1f)
|
|
|
|
#define SET_FP_CAUSE(reg,v) do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
|
|
|
|
#define SET_FP_ENABLE(reg,v) do { (reg) = ((reg) & ~(0x1f << 7)) | ((v & 0x1f) << 7); } while(0)
|
|
|
|
#define SET_FP_FLAGS(reg,v) do { (reg) = ((reg) & ~(0x1f << 2)) | ((v & 0x1f) << 2); } while(0)
|
|
|
|
#define UPDATE_FP_FLAGS(reg,v) do { (reg) |= ((v & 0x1f) << 2); } while(0)
|
2006-06-14 14:56:19 +02:00
|
|
|
#define FP_INEXACT 1
|
|
|
|
#define FP_UNDERFLOW 2
|
|
|
|
#define FP_OVERFLOW 4
|
|
|
|
#define FP_DIV0 8
|
|
|
|
#define FP_INVALID 16
|
|
|
|
#define FP_UNIMPLEMENTED 32
|
2007-09-06 02:18:15 +02:00
|
|
|
};
|
|
|
|
|
2017-07-18 13:55:55 +02:00
|
|
|
#define NB_MMU_MODES 4
|
2015-08-30 18:25:36 +02:00
|
|
|
#define TARGET_INSN_START_EXTRA_WORDS 2
|
2007-10-14 09:07:08 +02:00
|
|
|
|
2007-09-06 02:18:15 +02:00
|
|
|
typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
|
|
|
|
struct CPUMIPSMVPContext {
|
|
|
|
int32_t CP0_MVPControl;
|
|
|
|
#define CP0MVPCo_CPA 3
|
|
|
|
#define CP0MVPCo_STLB 2
|
|
|
|
#define CP0MVPCo_VPC 1
|
|
|
|
#define CP0MVPCo_EVP 0
|
|
|
|
int32_t CP0_MVPConf0;
|
|
|
|
#define CP0MVPC0_M 31
|
|
|
|
#define CP0MVPC0_TLBS 29
|
|
|
|
#define CP0MVPC0_GS 28
|
|
|
|
#define CP0MVPC0_PCP 27
|
|
|
|
#define CP0MVPC0_PTLBE 16
|
|
|
|
#define CP0MVPC0_TCA 15
|
|
|
|
#define CP0MVPC0_PVPE 10
|
|
|
|
#define CP0MVPC0_PTC 0
|
|
|
|
int32_t CP0_MVPConf1;
|
|
|
|
#define CP0MVPC1_CIM 31
|
|
|
|
#define CP0MVPC1_CIF 30
|
|
|
|
#define CP0MVPC1_PCX 20
|
|
|
|
#define CP0MVPC1_PCP2 10
|
|
|
|
#define CP0MVPC1_PCP1 0
|
|
|
|
};
|
|
|
|
|
2009-10-01 23:12:16 +02:00
|
|
|
typedef struct mips_def_t mips_def_t;
|
2007-09-06 02:18:15 +02:00
|
|
|
|
|
|
|
#define MIPS_SHADOW_SET_MAX 16
|
|
|
|
#define MIPS_TC_MAX 5
|
2008-09-18 13:57:27 +02:00
|
|
|
#define MIPS_FPU_MAX 1
|
2007-09-06 02:18:15 +02:00
|
|
|
#define MIPS_DSP_ACC 4
|
2014-07-07 12:23:55 +02:00
|
|
|
#define MIPS_KSCRATCH_NUM 6
|
2016-03-24 16:49:58 +01:00
|
|
|
#define MIPS_MAAR_MAX 16 /* Must be an even number. */
|
2007-09-06 02:18:15 +02:00
|
|
|
|
2008-06-27 12:02:35 +02:00
|
|
|
typedef struct TCState TCState;
|
|
|
|
struct TCState {
|
|
|
|
target_ulong gpr[32];
|
|
|
|
target_ulong PC;
|
|
|
|
target_ulong HI[MIPS_DSP_ACC];
|
|
|
|
target_ulong LO[MIPS_DSP_ACC];
|
|
|
|
target_ulong ACX[MIPS_DSP_ACC];
|
|
|
|
target_ulong DSPControl;
|
|
|
|
int32_t CP0_TCStatus;
|
|
|
|
#define CP0TCSt_TCU3 31
|
|
|
|
#define CP0TCSt_TCU2 30
|
|
|
|
#define CP0TCSt_TCU1 29
|
|
|
|
#define CP0TCSt_TCU0 28
|
|
|
|
#define CP0TCSt_TMX 27
|
|
|
|
#define CP0TCSt_RNST 23
|
|
|
|
#define CP0TCSt_TDS 21
|
|
|
|
#define CP0TCSt_DT 20
|
|
|
|
#define CP0TCSt_DA 15
|
|
|
|
#define CP0TCSt_A 13
|
|
|
|
#define CP0TCSt_TKSU 11
|
|
|
|
#define CP0TCSt_IXMT 10
|
|
|
|
#define CP0TCSt_TASID 0
|
|
|
|
int32_t CP0_TCBind;
|
|
|
|
#define CP0TCBd_CurTC 21
|
|
|
|
#define CP0TCBd_TBE 17
|
|
|
|
#define CP0TCBd_CurVPE 0
|
|
|
|
target_ulong CP0_TCHalt;
|
|
|
|
target_ulong CP0_TCContext;
|
|
|
|
target_ulong CP0_TCSchedule;
|
|
|
|
target_ulong CP0_TCScheFBack;
|
|
|
|
int32_t CP0_Debug_tcstatus;
|
2014-06-18 17:48:20 +02:00
|
|
|
target_ulong CP0_UserLocal;
|
2014-11-01 06:28:35 +01:00
|
|
|
|
|
|
|
int32_t msacsr;
|
|
|
|
|
|
|
|
#define MSACSR_FS 24
|
|
|
|
#define MSACSR_FS_MASK (1 << MSACSR_FS)
|
|
|
|
#define MSACSR_NX 18
|
|
|
|
#define MSACSR_NX_MASK (1 << MSACSR_NX)
|
|
|
|
#define MSACSR_CEF 2
|
|
|
|
#define MSACSR_CEF_MASK (0xffff << MSACSR_CEF)
|
|
|
|
#define MSACSR_RM 0
|
|
|
|
#define MSACSR_RM_MASK (0x3 << MSACSR_RM)
|
|
|
|
#define MSACSR_MASK (MSACSR_RM_MASK | MSACSR_CEF_MASK | MSACSR_NX_MASK | \
|
|
|
|
MSACSR_FS_MASK)
|
|
|
|
|
|
|
|
float_status msa_fp_status;
|
2008-06-27 12:02:35 +02:00
|
|
|
};
|
|
|
|
|
2007-09-06 02:18:15 +02:00
|
|
|
typedef struct CPUMIPSState CPUMIPSState;
|
|
|
|
struct CPUMIPSState {
|
2008-06-27 12:02:35 +02:00
|
|
|
TCState active_tc;
|
2008-09-18 13:57:27 +02:00
|
|
|
CPUMIPSFPUContext active_fpu;
|
2008-06-27 12:02:35 +02:00
|
|
|
|
2007-09-06 02:18:15 +02:00
|
|
|
uint32_t current_tc;
|
2008-09-18 13:57:27 +02:00
|
|
|
uint32_t current_fpu;
|
2007-02-28 23:37:42 +01:00
|
|
|
|
2007-06-23 20:04:12 +02:00
|
|
|
uint32_t SEGBITS;
|
2007-12-25 04:13:56 +01:00
|
|
|
uint32_t PABITS;
|
2015-04-14 11:09:38 +02:00
|
|
|
#if defined(TARGET_MIPS64)
|
|
|
|
# define PABITS_BASE 36
|
|
|
|
#else
|
|
|
|
# define PABITS_BASE 32
|
|
|
|
#endif
|
2008-07-09 13:05:10 +02:00
|
|
|
target_ulong SEGMask;
|
2015-06-09 18:14:13 +02:00
|
|
|
uint64_t PAMask;
|
2015-04-14 11:09:38 +02:00
|
|
|
#define PAMASK_BASE ((1ULL << PABITS_BASE) - 1)
|
2007-05-13 15:49:44 +02:00
|
|
|
|
2014-11-01 06:28:35 +01:00
|
|
|
int32_t msair;
|
|
|
|
#define MSAIR_ProcID 8
|
|
|
|
#define MSAIR_Rev 0
|
|
|
|
|
2018-10-09 17:19:57 +02:00
|
|
|
/*
|
|
|
|
* Summary of CP0 registers
|
|
|
|
* ========================
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* Register 0 Register 1 Register 2 Register 3
|
|
|
|
* ---------- ---------- ---------- ----------
|
|
|
|
*
|
|
|
|
* 0 Index Random EntryLo0 EntryLo1
|
|
|
|
* 1 MVPControl VPEControl TCStatus GlobalNumber
|
|
|
|
* 2 MVPConf0 VPEConf0 TCBind
|
|
|
|
* 3 MVPConf1 VPEConf1 TCRestart
|
|
|
|
* 4 VPControl YQMask TCHalt
|
|
|
|
* 5 VPESchedule TCContext
|
|
|
|
* 6 VPEScheFBack TCSchedule
|
|
|
|
* 7 VPEOpt TCScheFBack TCOpt
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* Register 4 Register 5 Register 6 Register 7
|
|
|
|
* ---------- ---------- ---------- ----------
|
|
|
|
*
|
|
|
|
* 0 Context PageMask Wired HWREna
|
|
|
|
* 1 ContextConfig PageGrain SRSConf0
|
|
|
|
* 2 UserLocal SegCtl0 SRSConf1
|
|
|
|
* 3 XContextConfig SegCtl1 SRSConf2
|
|
|
|
* 4 DebugContextID SegCtl2 SRSConf3
|
|
|
|
* 5 MemoryMapID PWBase SRSConf4
|
|
|
|
* 6 PWField PWCtl
|
|
|
|
* 7 PWSize
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* Register 8 Register 9 Register 10 Register 11
|
|
|
|
* ---------- ---------- ----------- -----------
|
|
|
|
*
|
|
|
|
* 0 BadVAddr Count EntryHi Compare
|
|
|
|
* 1 BadInstr
|
|
|
|
* 2 BadInstrP
|
|
|
|
* 3 BadInstrX
|
|
|
|
* 4 GuestCtl1 GuestCtl0Ext
|
|
|
|
* 5 GuestCtl2
|
|
|
|
* 6 GuestCtl3
|
|
|
|
* 7
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* Register 12 Register 13 Register 14 Register 15
|
|
|
|
* ----------- ----------- ----------- -----------
|
|
|
|
*
|
|
|
|
* 0 Status Cause EPC PRId
|
|
|
|
* 1 IntCtl EBase
|
|
|
|
* 2 SRSCtl NestedEPC CDMMBase
|
|
|
|
* 3 SRSMap CMGCRBase
|
|
|
|
* 4 View_IPL View_RIPL BEVVA
|
|
|
|
* 5 SRSMap2 NestedExc
|
|
|
|
* 6 GuestCtl0
|
|
|
|
* 7 GTOffset
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* Register 16 Register 17 Register 18 Register 19
|
|
|
|
* ----------- ----------- ----------- -----------
|
|
|
|
*
|
|
|
|
* 0 Config LLAddr WatchLo WatchHi
|
|
|
|
* 1 Config1 MAAR WatchLo WatchHi
|
|
|
|
* 2 Config2 MAARI WatchLo WatchHi
|
|
|
|
* 3 Config3 WatchLo WatchHi
|
|
|
|
* 4 Config4 WatchLo WatchHi
|
|
|
|
* 5 Config5 WatchLo WatchHi
|
|
|
|
* 6 WatchLo WatchHi
|
|
|
|
* 7 WatchLo WatchHi
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* Register 20 Register 21 Register 22 Register 23
|
|
|
|
* ----------- ----------- ----------- -----------
|
|
|
|
*
|
|
|
|
* 0 XContext Debug
|
|
|
|
* 1 TraceControl
|
|
|
|
* 2 TraceControl2
|
|
|
|
* 3 UserTraceData1
|
|
|
|
* 4 TraceIBPC
|
|
|
|
* 5 TraceDBPC
|
|
|
|
* 6 Debug2
|
|
|
|
* 7
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* Register 24 Register 25 Register 26 Register 27
|
|
|
|
* ----------- ----------- ----------- -----------
|
|
|
|
*
|
|
|
|
* 0 DEPC PerfCnt ErrCtl CacheErr
|
|
|
|
* 1 PerfCnt
|
|
|
|
* 2 TraceControl3 PerfCnt
|
|
|
|
* 3 UserTraceData2 PerfCnt
|
|
|
|
* 4 PerfCnt
|
|
|
|
* 5 PerfCnt
|
|
|
|
* 6 PerfCnt
|
|
|
|
* 7 PerfCnt
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* Register 28 Register 29 Register 30 Register 31
|
|
|
|
* ----------- ----------- ----------- -----------
|
|
|
|
*
|
|
|
|
* 0 DataLo DataHi ErrorEPC DESAVE
|
|
|
|
* 1 TagLo TagHi
|
|
|
|
* 2 DataLo DataHi KScratch<n>
|
|
|
|
* 3 TagLo TagHi KScratch<n>
|
|
|
|
* 4 DataLo DataHi KScratch<n>
|
|
|
|
* 5 TagLo TagHi KScratch<n>
|
|
|
|
* 6 DataLo DataHi KScratch<n>
|
|
|
|
* 7 TagLo TagHi KScratch<n>
|
|
|
|
*
|
2018-10-12 22:51:18 +02:00
|
|
|
*/
|
|
|
|
/*
|
|
|
|
* CP0 Register 0
|
2018-10-09 17:19:57 +02:00
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_Index;
|
2007-09-06 02:18:15 +02:00
|
|
|
/* CP0_MVP* are per MVP registers. */
|
2016-02-03 13:31:07 +01:00
|
|
|
int32_t CP0_VPControl;
|
|
|
|
#define CP0VPCtl_DIS 0
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 1
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_Random;
|
2007-09-06 02:18:15 +02:00
|
|
|
int32_t CP0_VPEControl;
|
|
|
|
#define CP0VPECo_YSI 21
|
|
|
|
#define CP0VPECo_GSI 20
|
|
|
|
#define CP0VPECo_EXCPT 16
|
|
|
|
#define CP0VPECo_TE 15
|
|
|
|
#define CP0VPECo_TargTC 0
|
|
|
|
int32_t CP0_VPEConf0;
|
|
|
|
#define CP0VPEC0_M 31
|
|
|
|
#define CP0VPEC0_XTC 21
|
|
|
|
#define CP0VPEC0_TCS 19
|
|
|
|
#define CP0VPEC0_SCS 18
|
|
|
|
#define CP0VPEC0_DSC 17
|
|
|
|
#define CP0VPEC0_ICS 16
|
|
|
|
#define CP0VPEC0_MVP 1
|
|
|
|
#define CP0VPEC0_VPA 0
|
|
|
|
int32_t CP0_VPEConf1;
|
|
|
|
#define CP0VPEC1_NCX 20
|
|
|
|
#define CP0VPEC1_NCP2 10
|
|
|
|
#define CP0VPEC1_NCP1 0
|
|
|
|
target_ulong CP0_YQMask;
|
|
|
|
target_ulong CP0_VPESchedule;
|
|
|
|
target_ulong CP0_VPEScheFBack;
|
|
|
|
int32_t CP0_VPEOpt;
|
|
|
|
#define CP0VPEOpt_IWX7 15
|
|
|
|
#define CP0VPEOpt_IWX6 14
|
|
|
|
#define CP0VPEOpt_IWX5 13
|
|
|
|
#define CP0VPEOpt_IWX4 12
|
|
|
|
#define CP0VPEOpt_IWX3 11
|
|
|
|
#define CP0VPEOpt_IWX2 10
|
|
|
|
#define CP0VPEOpt_IWX1 9
|
|
|
|
#define CP0VPEOpt_IWX0 8
|
|
|
|
#define CP0VPEOpt_DWX7 7
|
|
|
|
#define CP0VPEOpt_DWX6 6
|
|
|
|
#define CP0VPEOpt_DWX5 5
|
|
|
|
#define CP0VPEOpt_DWX4 4
|
|
|
|
#define CP0VPEOpt_DWX3 3
|
|
|
|
#define CP0VPEOpt_DWX2 2
|
|
|
|
#define CP0VPEOpt_DWX1 1
|
|
|
|
#define CP0VPEOpt_DWX0 0
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 2
|
|
|
|
*/
|
2015-06-09 18:14:13 +02:00
|
|
|
uint64_t CP0_EntryLo0;
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 3
|
|
|
|
*/
|
2015-06-09 18:14:13 +02:00
|
|
|
uint64_t CP0_EntryLo1;
|
2014-07-07 12:23:58 +02:00
|
|
|
#if defined(TARGET_MIPS64)
|
|
|
|
# define CP0EnLo_RI 63
|
|
|
|
# define CP0EnLo_XI 62
|
|
|
|
#else
|
|
|
|
# define CP0EnLo_RI 31
|
|
|
|
# define CP0EnLo_XI 30
|
|
|
|
#endif
|
2016-02-03 13:31:07 +01:00
|
|
|
int32_t CP0_GlobalNumber;
|
|
|
|
#define CP0GN_VPId 0
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 4
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
target_ulong CP0_Context;
|
2014-07-07 12:23:55 +02:00
|
|
|
target_ulong CP0_KScratch[MIPS_KSCRATCH_NUM];
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 5
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_PageMask;
|
2014-07-07 12:23:59 +02:00
|
|
|
int32_t CP0_PageGrain_rw_bitmask;
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_PageGrain;
|
2014-07-07 12:23:59 +02:00
|
|
|
#define CP0PG_RIE 31
|
|
|
|
#define CP0PG_XIE 30
|
2015-04-14 11:09:38 +02:00
|
|
|
#define CP0PG_ELPA 29
|
2014-07-07 12:23:59 +02:00
|
|
|
#define CP0PG_IEC 27
|
2017-07-18 13:55:56 +02:00
|
|
|
target_ulong CP0_SegCtl0;
|
|
|
|
target_ulong CP0_SegCtl1;
|
|
|
|
target_ulong CP0_SegCtl2;
|
|
|
|
#define CP0SC_PA 9
|
|
|
|
#define CP0SC_PA_MASK (0x7FULL << CP0SC_PA)
|
|
|
|
#define CP0SC_PA_1GMASK (0x7EULL << CP0SC_PA)
|
|
|
|
#define CP0SC_AM 4
|
|
|
|
#define CP0SC_AM_MASK (0x7ULL << CP0SC_AM)
|
|
|
|
#define CP0SC_AM_UK 0ULL
|
|
|
|
#define CP0SC_AM_MK 1ULL
|
|
|
|
#define CP0SC_AM_MSK 2ULL
|
|
|
|
#define CP0SC_AM_MUSK 3ULL
|
|
|
|
#define CP0SC_AM_MUSUK 4ULL
|
|
|
|
#define CP0SC_AM_USK 5ULL
|
|
|
|
#define CP0SC_AM_UUSK 7ULL
|
|
|
|
#define CP0SC_EU 3
|
|
|
|
#define CP0SC_EU_MASK (1ULL << CP0SC_EU)
|
|
|
|
#define CP0SC_C 0
|
|
|
|
#define CP0SC_C_MASK (0x7ULL << CP0SC_C)
|
|
|
|
#define CP0SC_MASK (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \
|
|
|
|
CP0SC_PA_MASK)
|
|
|
|
#define CP0SC_1GMASK (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \
|
|
|
|
CP0SC_PA_1GMASK)
|
|
|
|
#define CP0SC0_MASK (CP0SC_MASK | (CP0SC_MASK << 16))
|
|
|
|
#define CP0SC1_XAM 59
|
|
|
|
#define CP0SC1_XAM_MASK (0x7ULL << CP0SC1_XAM)
|
|
|
|
#define CP0SC1_MASK (CP0SC_MASK | (CP0SC_MASK << 16) | CP0SC1_XAM_MASK)
|
|
|
|
#define CP0SC2_XR 56
|
|
|
|
#define CP0SC2_XR_MASK (0xFFULL << CP0SC2_XR)
|
|
|
|
#define CP0SC2_MASK (CP0SC_1GMASK | (CP0SC_1GMASK << 16) | CP0SC2_XR_MASK)
|
2018-10-09 18:05:51 +02:00
|
|
|
target_ulong CP0_PWBase;
|
2018-10-09 18:15:46 +02:00
|
|
|
target_ulong CP0_PWField;
|
|
|
|
#if defined(TARGET_MIPS64)
|
|
|
|
#define CP0PF_BDI 32 /* 37..32 */
|
|
|
|
#define CP0PF_GDI 24 /* 29..24 */
|
|
|
|
#define CP0PF_UDI 18 /* 23..18 */
|
|
|
|
#define CP0PF_MDI 12 /* 17..12 */
|
|
|
|
#define CP0PF_PTI 6 /* 11..6 */
|
|
|
|
#define CP0PF_PTEI 0 /* 5..0 */
|
|
|
|
#else
|
|
|
|
#define CP0PF_GDW 24 /* 29..24 */
|
|
|
|
#define CP0PF_UDW 18 /* 23..18 */
|
|
|
|
#define CP0PF_MDW 12 /* 17..12 */
|
|
|
|
#define CP0PF_PTW 6 /* 11..6 */
|
|
|
|
#define CP0PF_PTEW 0 /* 5..0 */
|
|
|
|
#endif
|
2018-10-09 18:42:46 +02:00
|
|
|
target_ulong CP0_PWSize;
|
|
|
|
#if defined(TARGET_MIPS64)
|
|
|
|
#define CP0PS_BDW 32 /* 37..32 */
|
|
|
|
#endif
|
|
|
|
#define CP0PS_PS 30
|
|
|
|
#define CP0PS_GDW 24 /* 29..24 */
|
|
|
|
#define CP0PS_UDW 18 /* 23..18 */
|
|
|
|
#define CP0PS_MDW 12 /* 17..12 */
|
|
|
|
#define CP0PS_PTW 6 /* 11..6 */
|
|
|
|
#define CP0PS_PTEW 0 /* 5..0 */
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 6
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_Wired;
|
2018-10-09 17:40:40 +02:00
|
|
|
int32_t CP0_PWCtl;
|
|
|
|
#define CP0PC_PWEN 31
|
|
|
|
#if defined(TARGET_MIPS64)
|
|
|
|
#define CP0PC_PWDIREXT 30
|
|
|
|
#define CP0PC_XK 28
|
|
|
|
#define CP0PC_XS 27
|
|
|
|
#define CP0PC_XU 26
|
|
|
|
#endif
|
|
|
|
#define CP0PC_DPH 7
|
|
|
|
#define CP0PC_HUGEPG 6
|
|
|
|
#define CP0PC_PSN 0 /* 5..0 */
|
2007-09-06 02:18:15 +02:00
|
|
|
int32_t CP0_SRSConf0_rw_bitmask;
|
|
|
|
int32_t CP0_SRSConf0;
|
|
|
|
#define CP0SRSC0_M 31
|
|
|
|
#define CP0SRSC0_SRS3 20
|
|
|
|
#define CP0SRSC0_SRS2 10
|
|
|
|
#define CP0SRSC0_SRS1 0
|
|
|
|
int32_t CP0_SRSConf1_rw_bitmask;
|
|
|
|
int32_t CP0_SRSConf1;
|
|
|
|
#define CP0SRSC1_M 31
|
|
|
|
#define CP0SRSC1_SRS6 20
|
|
|
|
#define CP0SRSC1_SRS5 10
|
|
|
|
#define CP0SRSC1_SRS4 0
|
|
|
|
int32_t CP0_SRSConf2_rw_bitmask;
|
|
|
|
int32_t CP0_SRSConf2;
|
|
|
|
#define CP0SRSC2_M 31
|
|
|
|
#define CP0SRSC2_SRS9 20
|
|
|
|
#define CP0SRSC2_SRS8 10
|
|
|
|
#define CP0SRSC2_SRS7 0
|
|
|
|
int32_t CP0_SRSConf3_rw_bitmask;
|
|
|
|
int32_t CP0_SRSConf3;
|
|
|
|
#define CP0SRSC3_M 31
|
|
|
|
#define CP0SRSC3_SRS12 20
|
|
|
|
#define CP0SRSC3_SRS11 10
|
|
|
|
#define CP0SRSC3_SRS10 0
|
|
|
|
int32_t CP0_SRSConf4_rw_bitmask;
|
|
|
|
int32_t CP0_SRSConf4;
|
|
|
|
#define CP0SRSC4_SRS15 20
|
|
|
|
#define CP0SRSC4_SRS14 10
|
|
|
|
#define CP0SRSC4_SRS13 0
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 7
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_HWREna;
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 8
|
|
|
|
*/
|
2006-12-21 02:19:56 +01:00
|
|
|
target_ulong CP0_BadVAddr;
|
2014-07-07 12:24:01 +02:00
|
|
|
uint32_t CP0_BadInstr;
|
|
|
|
uint32_t CP0_BadInstrP;
|
2018-08-02 16:15:53 +02:00
|
|
|
uint32_t CP0_BadInstrX;
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 9
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_Count;
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 10
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
target_ulong CP0_EntryHi;
|
2014-07-07 12:24:00 +02:00
|
|
|
#define CP0EnHi_EHINV 10
|
2016-06-27 17:19:09 +02:00
|
|
|
target_ulong CP0_EntryHi_ASID_mask;
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 11
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_Compare;
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 12
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_Status;
|
2005-07-02 16:58:51 +02:00
|
|
|
#define CP0St_CU3 31
|
|
|
|
#define CP0St_CU2 30
|
|
|
|
#define CP0St_CU1 29
|
|
|
|
#define CP0St_CU0 28
|
|
|
|
#define CP0St_RP 27
|
2006-06-14 14:56:19 +02:00
|
|
|
#define CP0St_FR 26
|
2005-07-02 16:58:51 +02:00
|
|
|
#define CP0St_RE 25
|
2006-12-06 21:17:30 +01:00
|
|
|
#define CP0St_MX 24
|
|
|
|
#define CP0St_PX 23
|
2005-07-02 16:58:51 +02:00
|
|
|
#define CP0St_BEV 22
|
|
|
|
#define CP0St_TS 21
|
|
|
|
#define CP0St_SR 20
|
|
|
|
#define CP0St_NMI 19
|
|
|
|
#define CP0St_IM 8
|
2006-12-06 21:17:30 +01:00
|
|
|
#define CP0St_KX 7
|
|
|
|
#define CP0St_SX 6
|
|
|
|
#define CP0St_UX 5
|
2007-10-28 20:45:05 +01:00
|
|
|
#define CP0St_KSU 3
|
2005-07-02 16:58:51 +02:00
|
|
|
#define CP0St_ERL 2
|
|
|
|
#define CP0St_EXL 1
|
|
|
|
#define CP0St_IE 0
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_IntCtl;
|
2007-09-06 02:18:15 +02:00
|
|
|
#define CP0IntCtl_IPTI 29
|
2015-11-25 13:57:12 +01:00
|
|
|
#define CP0IntCtl_IPPCI 26
|
2007-09-06 02:18:15 +02:00
|
|
|
#define CP0IntCtl_VS 5
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_SRSCtl;
|
2007-09-06 02:18:15 +02:00
|
|
|
#define CP0SRSCtl_HSS 26
|
|
|
|
#define CP0SRSCtl_EICSS 18
|
|
|
|
#define CP0SRSCtl_ESS 12
|
|
|
|
#define CP0SRSCtl_PSS 6
|
|
|
|
#define CP0SRSCtl_CSS 0
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_SRSMap;
|
2007-09-06 02:18:15 +02:00
|
|
|
#define CP0SRSMap_SSV7 28
|
|
|
|
#define CP0SRSMap_SSV6 24
|
|
|
|
#define CP0SRSMap_SSV5 20
|
|
|
|
#define CP0SRSMap_SSV4 16
|
|
|
|
#define CP0SRSMap_SSV3 12
|
|
|
|
#define CP0SRSMap_SSV2 8
|
|
|
|
#define CP0SRSMap_SSV1 4
|
|
|
|
#define CP0SRSMap_SSV0 0
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 13
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_Cause;
|
2006-12-06 21:17:30 +01:00
|
|
|
#define CP0Ca_BD 31
|
|
|
|
#define CP0Ca_TI 30
|
|
|
|
#define CP0Ca_CE 28
|
|
|
|
#define CP0Ca_DC 27
|
|
|
|
#define CP0Ca_PCI 26
|
2005-07-02 16:58:51 +02:00
|
|
|
#define CP0Ca_IV 23
|
2006-12-06 21:17:30 +01:00
|
|
|
#define CP0Ca_WP 22
|
|
|
|
#define CP0Ca_IP 8
|
2007-01-24 02:47:51 +01:00
|
|
|
#define CP0Ca_IP_mask 0x0000FF00
|
2006-12-06 21:17:30 +01:00
|
|
|
#define CP0Ca_EC 2
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 14
|
|
|
|
*/
|
2006-12-21 02:19:56 +01:00
|
|
|
target_ulong CP0_EPC;
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 15
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_PRid;
|
2017-07-18 13:55:49 +02:00
|
|
|
target_ulong CP0_EBase;
|
|
|
|
target_ulong CP0_EBaseWG_rw_bitmask;
|
|
|
|
#define CP0EBase_WG 11
|
2016-03-15 10:59:27 +01:00
|
|
|
target_ulong CP0_CMGCRBase;
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 16
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_Config0;
|
2005-07-02 16:58:51 +02:00
|
|
|
#define CP0C0_M 31
|
2018-08-02 16:15:52 +02:00
|
|
|
#define CP0C0_K23 28 /* 30..28 */
|
|
|
|
#define CP0C0_KU 25 /* 27..25 */
|
2005-07-02 16:58:51 +02:00
|
|
|
#define CP0C0_MDU 20
|
2015-07-10 13:10:52 +02:00
|
|
|
#define CP0C0_MM 18
|
2005-07-02 16:58:51 +02:00
|
|
|
#define CP0C0_BM 16
|
2018-08-02 16:15:52 +02:00
|
|
|
#define CP0C0_Impl 16 /* 24..16 */
|
2005-07-02 16:58:51 +02:00
|
|
|
#define CP0C0_BE 15
|
2018-08-02 16:15:52 +02:00
|
|
|
#define CP0C0_AT 13 /* 14..13 */
|
|
|
|
#define CP0C0_AR 10 /* 12..10 */
|
|
|
|
#define CP0C0_MT 7 /* 9..7 */
|
2006-12-06 21:17:30 +01:00
|
|
|
#define CP0C0_VI 3
|
2018-08-02 16:15:52 +02:00
|
|
|
#define CP0C0_K0 0 /* 2..0 */
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_Config1;
|
2006-12-06 21:17:30 +01:00
|
|
|
#define CP0C1_M 31
|
2018-08-02 16:15:52 +02:00
|
|
|
#define CP0C1_MMU 25 /* 30..25 */
|
|
|
|
#define CP0C1_IS 22 /* 24..22 */
|
|
|
|
#define CP0C1_IL 19 /* 21..19 */
|
|
|
|
#define CP0C1_IA 16 /* 18..16 */
|
|
|
|
#define CP0C1_DS 13 /* 15..13 */
|
|
|
|
#define CP0C1_DL 10 /* 12..10 */
|
|
|
|
#define CP0C1_DA 7 /* 9..7 */
|
2006-12-06 21:17:30 +01:00
|
|
|
#define CP0C1_C2 6
|
|
|
|
#define CP0C1_MD 5
|
2005-07-02 16:58:51 +02:00
|
|
|
#define CP0C1_PC 4
|
|
|
|
#define CP0C1_WR 3
|
|
|
|
#define CP0C1_CA 2
|
|
|
|
#define CP0C1_EP 1
|
|
|
|
#define CP0C1_FP 0
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_Config2;
|
2006-12-06 21:17:30 +01:00
|
|
|
#define CP0C2_M 31
|
2018-08-02 16:15:52 +02:00
|
|
|
#define CP0C2_TU 28 /* 30..28 */
|
|
|
|
#define CP0C2_TS 24 /* 27..24 */
|
|
|
|
#define CP0C2_TL 20 /* 23..20 */
|
|
|
|
#define CP0C2_TA 16 /* 19..16 */
|
|
|
|
#define CP0C2_SU 12 /* 15..12 */
|
|
|
|
#define CP0C2_SS 8 /* 11..8 */
|
|
|
|
#define CP0C2_SL 4 /* 7..4 */
|
|
|
|
#define CP0C2_SA 0 /* 3..0 */
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_Config3;
|
2018-08-02 16:15:52 +02:00
|
|
|
#define CP0C3_M 31
|
|
|
|
#define CP0C3_BPG 30
|
|
|
|
#define CP0C3_CMGCR 29
|
|
|
|
#define CP0C3_MSAP 28
|
|
|
|
#define CP0C3_BP 27
|
|
|
|
#define CP0C3_BI 26
|
|
|
|
#define CP0C3_SC 25
|
|
|
|
#define CP0C3_PW 24
|
|
|
|
#define CP0C3_VZ 23
|
|
|
|
#define CP0C3_IPLV 21 /* 22..21 */
|
|
|
|
#define CP0C3_MMAR 18 /* 20..18 */
|
|
|
|
#define CP0C3_MCU 17
|
|
|
|
#define CP0C3_ISA_ON_EXC 16
|
|
|
|
#define CP0C3_ISA 14 /* 15..14 */
|
|
|
|
#define CP0C3_ULRI 13
|
|
|
|
#define CP0C3_RXI 12
|
|
|
|
#define CP0C3_DSP2P 11
|
|
|
|
#define CP0C3_DSPP 10
|
|
|
|
#define CP0C3_CTXTC 9
|
|
|
|
#define CP0C3_ITL 8
|
|
|
|
#define CP0C3_LPA 7
|
|
|
|
#define CP0C3_VEIC 6
|
|
|
|
#define CP0C3_VInt 5
|
|
|
|
#define CP0C3_SP 4
|
|
|
|
#define CP0C3_CDMM 3
|
|
|
|
#define CP0C3_MT 2
|
|
|
|
#define CP0C3_SM 1
|
|
|
|
#define CP0C3_TL 0
|
2014-11-04 16:37:17 +01:00
|
|
|
int32_t CP0_Config4;
|
|
|
|
int32_t CP0_Config4_rw_bitmask;
|
2018-08-02 16:15:52 +02:00
|
|
|
#define CP0C4_M 31
|
|
|
|
#define CP0C4_IE 29 /* 30..29 */
|
|
|
|
#define CP0C4_AE 28
|
|
|
|
#define CP0C4_VTLBSizeExt 24 /* 27..24 */
|
|
|
|
#define CP0C4_KScrExist 16
|
|
|
|
#define CP0C4_MMUExtDef 14
|
|
|
|
#define CP0C4_FTLBPageSize 8 /* 12..8 */
|
|
|
|
/* bit layout if MMUExtDef=1 */
|
|
|
|
#define CP0C4_MMUSizeExt 0 /* 7..0 */
|
|
|
|
/* bit layout if MMUExtDef=2 */
|
|
|
|
#define CP0C4_FTLBWays 4 /* 7..4 */
|
|
|
|
#define CP0C4_FTLBSets 0 /* 3..0 */
|
2014-11-04 16:37:17 +01:00
|
|
|
int32_t CP0_Config5;
|
|
|
|
int32_t CP0_Config5_rw_bitmask;
|
2018-08-02 16:15:52 +02:00
|
|
|
#define CP0C5_M 31
|
|
|
|
#define CP0C5_K 30
|
|
|
|
#define CP0C5_CV 29
|
|
|
|
#define CP0C5_EVA 28
|
|
|
|
#define CP0C5_MSAEn 27
|
|
|
|
#define CP0C5_PMJ 23 /* 25..23 */
|
|
|
|
#define CP0C5_WR2 22
|
|
|
|
#define CP0C5_NMS 21
|
|
|
|
#define CP0C5_ULS 20
|
|
|
|
#define CP0C5_XPA 19
|
|
|
|
#define CP0C5_CRCP 18
|
|
|
|
#define CP0C5_MI 17
|
|
|
|
#define CP0C5_GI 15 /* 16..15 */
|
|
|
|
#define CP0C5_CA2 14
|
|
|
|
#define CP0C5_XNP 13
|
|
|
|
#define CP0C5_DEC 11
|
|
|
|
#define CP0C5_L2C 10
|
|
|
|
#define CP0C5_UFE 9
|
|
|
|
#define CP0C5_FRE 8
|
|
|
|
#define CP0C5_VP 7
|
|
|
|
#define CP0C5_SBRI 6
|
|
|
|
#define CP0C5_MVH 5
|
|
|
|
#define CP0C5_LLB 4
|
|
|
|
#define CP0C5_MRP 3
|
|
|
|
#define CP0C5_UFR 2
|
|
|
|
#define CP0C5_NFExists 0
|
2007-03-23 01:43:28 +01:00
|
|
|
int32_t CP0_Config6;
|
|
|
|
int32_t CP0_Config7;
|
2016-03-24 16:49:58 +01:00
|
|
|
uint64_t CP0_MAAR[MIPS_MAAR_MAX];
|
|
|
|
int32_t CP0_MAARI;
|
2007-09-06 02:18:15 +02:00
|
|
|
/* XXX: Maybe make LLAddr per-TC? */
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 17
|
|
|
|
*/
|
2015-06-09 18:14:13 +02:00
|
|
|
uint64_t lladdr;
|
2009-07-09 18:45:17 +02:00
|
|
|
target_ulong llval;
|
|
|
|
target_ulong llnewval;
|
2018-08-07 12:40:04 +02:00
|
|
|
uint64_t llval_wp;
|
|
|
|
uint32_t llnewval_wp;
|
2009-07-09 18:45:17 +02:00
|
|
|
target_ulong llreg;
|
2015-06-09 18:14:13 +02:00
|
|
|
uint64_t CP0_LLAddr_rw_bitmask;
|
2009-11-22 13:22:54 +01:00
|
|
|
int CP0_LLAddr_shift;
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 18
|
|
|
|
*/
|
2007-05-23 10:24:25 +02:00
|
|
|
target_ulong CP0_WatchLo[8];
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 19
|
|
|
|
*/
|
2007-05-23 10:24:25 +02:00
|
|
|
int32_t CP0_WatchHi[8];
|
2016-06-27 17:19:09 +02:00
|
|
|
#define CP0WH_ASID 16
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 20
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
target_ulong CP0_XContext;
|
|
|
|
int32_t CP0_Framemask;
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 23
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_Debug;
|
2007-09-06 02:18:15 +02:00
|
|
|
#define CP0DB_DBD 31
|
2005-07-02 16:58:51 +02:00
|
|
|
#define CP0DB_DM 30
|
|
|
|
#define CP0DB_LSNM 28
|
|
|
|
#define CP0DB_Doze 27
|
|
|
|
#define CP0DB_Halt 26
|
|
|
|
#define CP0DB_CNT 25
|
|
|
|
#define CP0DB_IBEP 24
|
|
|
|
#define CP0DB_DBEP 21
|
|
|
|
#define CP0DB_IEXI 20
|
|
|
|
#define CP0DB_VER 15
|
|
|
|
#define CP0DB_DEC 10
|
|
|
|
#define CP0DB_SSt 8
|
|
|
|
#define CP0DB_DINT 5
|
|
|
|
#define CP0DB_DIB 4
|
|
|
|
#define CP0DB_DDBS 3
|
|
|
|
#define CP0DB_DDBL 2
|
|
|
|
#define CP0DB_DBp 1
|
|
|
|
#define CP0DB_DSS 0
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 24
|
|
|
|
*/
|
2006-12-21 02:19:56 +01:00
|
|
|
target_ulong CP0_DEPC;
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 25
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_Performance0;
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 26
|
|
|
|
*/
|
2016-03-25 14:49:36 +01:00
|
|
|
int32_t CP0_ErrCtl;
|
|
|
|
#define CP0EC_WST 29
|
|
|
|
#define CP0EC_SPR 28
|
|
|
|
#define CP0EC_ITC 26
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 28
|
|
|
|
*/
|
2015-06-09 18:14:13 +02:00
|
|
|
uint64_t CP0_TagLo;
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_DataLo;
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 29
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_TagHi;
|
|
|
|
int32_t CP0_DataHi;
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 30
|
|
|
|
*/
|
2006-12-21 02:19:56 +01:00
|
|
|
target_ulong CP0_ErrorEPC;
|
2018-10-12 22:51:18 +02:00
|
|
|
/*
|
|
|
|
* CP0 Register 31
|
|
|
|
*/
|
2007-01-23 23:45:22 +01:00
|
|
|
int32_t CP0_DESAVE;
|
2018-10-12 22:51:18 +02:00
|
|
|
|
2008-06-27 12:02:35 +02:00
|
|
|
/* We waste some space so we can handle shadow registers like TCs. */
|
|
|
|
TCState tcs[MIPS_SHADOW_SET_MAX];
|
2008-09-18 13:57:27 +02:00
|
|
|
CPUMIPSFPUContext fpus[MIPS_FPU_MAX];
|
2012-04-07 09:23:39 +02:00
|
|
|
/* QEMU */
|
2005-07-02 16:58:51 +02:00
|
|
|
int error_code;
|
2014-07-07 12:24:01 +02:00
|
|
|
#define EXCP_TLB_NOMATCH 0x1
|
|
|
|
#define EXCP_INST_NOTAVAIL 0x2 /* No valid instruction word for BadInstr */
|
2005-07-02 16:58:51 +02:00
|
|
|
uint32_t hflags; /* CPU State */
|
|
|
|
/* TMASK defines different execution modes */
|
2017-07-18 13:55:55 +02:00
|
|
|
#define MIPS_HFLAG_TMASK 0x1F5807FF
|
2009-12-08 17:06:22 +01:00
|
|
|
#define MIPS_HFLAG_MODE 0x00007 /* execution modes */
|
2007-10-28 20:45:05 +01:00
|
|
|
/* The KSU flags must be the lowest bits in hflags. The flag order
|
|
|
|
must be the same as defined for CP0 Status. This allows to use
|
|
|
|
the bits as the value of mmu_idx. */
|
2009-12-08 17:06:22 +01:00
|
|
|
#define MIPS_HFLAG_KSU 0x00003 /* kernel/supervisor/user mode mask */
|
|
|
|
#define MIPS_HFLAG_UM 0x00002 /* user mode flag */
|
|
|
|
#define MIPS_HFLAG_SM 0x00001 /* supervisor mode flag */
|
|
|
|
#define MIPS_HFLAG_KM 0x00000 /* kernel mode flag */
|
|
|
|
#define MIPS_HFLAG_DM 0x00004 /* Debug mode */
|
|
|
|
#define MIPS_HFLAG_64 0x00008 /* 64-bit instructions enabled */
|
|
|
|
#define MIPS_HFLAG_CP0 0x00010 /* CP0 enabled */
|
|
|
|
#define MIPS_HFLAG_FPU 0x00020 /* FPU enabled */
|
|
|
|
#define MIPS_HFLAG_F64 0x00040 /* 64-bit FPU enabled */
|
2007-12-30 16:36:58 +01:00
|
|
|
/* True if the MIPS IV COP1X instructions can be used. This also
|
|
|
|
controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
|
|
|
|
and RSQRT.D. */
|
2009-12-08 17:06:22 +01:00
|
|
|
#define MIPS_HFLAG_COP1X 0x00080 /* COP1X instructions enabled */
|
|
|
|
#define MIPS_HFLAG_RE 0x00100 /* Reversed endianness */
|
2014-06-27 09:49:04 +02:00
|
|
|
#define MIPS_HFLAG_AWRAP 0x00200 /* 32-bit compatibility address wrapping */
|
2009-12-08 17:06:22 +01:00
|
|
|
#define MIPS_HFLAG_M16 0x00400 /* MIPS16 mode flag */
|
|
|
|
#define MIPS_HFLAG_M16_SHIFT 10
|
2005-12-05 20:59:36 +01:00
|
|
|
/* If translation is interrupted between the branch instruction and
|
|
|
|
* the delay slot, record what type of branch it is so that we can
|
|
|
|
* resume translation properly. It might be possible to reduce
|
|
|
|
* this from three bits to two. */
|
2014-07-11 17:11:33 +02:00
|
|
|
#define MIPS_HFLAG_BMASK_BASE 0x803800
|
2009-12-08 17:06:22 +01:00
|
|
|
#define MIPS_HFLAG_B 0x00800 /* Unconditional branch */
|
|
|
|
#define MIPS_HFLAG_BC 0x01000 /* Conditional branch */
|
|
|
|
#define MIPS_HFLAG_BL 0x01800 /* Likely branch */
|
|
|
|
#define MIPS_HFLAG_BR 0x02000 /* branch to register (can't link TB) */
|
|
|
|
/* Extra flags about the current pending branch. */
|
2014-07-01 18:43:05 +02:00
|
|
|
#define MIPS_HFLAG_BMASK_EXT 0x7C000
|
2009-12-08 17:06:22 +01:00
|
|
|
#define MIPS_HFLAG_B16 0x04000 /* branch instruction was 16 bits */
|
|
|
|
#define MIPS_HFLAG_BDS16 0x08000 /* branch requires 16-bit delay slot */
|
|
|
|
#define MIPS_HFLAG_BDS32 0x10000 /* branch requires 32-bit delay slot */
|
2014-07-01 18:43:05 +02:00
|
|
|
#define MIPS_HFLAG_BDS_STRICT 0x20000 /* Strict delay slot size */
|
|
|
|
#define MIPS_HFLAG_BX 0x40000 /* branch exchanges execution mode */
|
2009-12-08 17:06:22 +01:00
|
|
|
#define MIPS_HFLAG_BMASK (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT)
|
2012-10-24 16:17:02 +02:00
|
|
|
/* MIPS DSP resources access. */
|
2018-10-08 17:20:24 +02:00
|
|
|
#define MIPS_HFLAG_DSP 0x080000 /* Enable access to DSP resources. */
|
|
|
|
#define MIPS_HFLAG_DSP_R2 0x100000 /* Enable access to DSP R2 resources. */
|
|
|
|
#define MIPS_HFLAG_DSP_R3 0x20000000 /* Enable access to DSP R3 resources. */
|
2014-06-18 17:48:20 +02:00
|
|
|
/* Extra flag about HWREna register. */
|
2014-07-01 18:43:05 +02:00
|
|
|
#define MIPS_HFLAG_HWRENA_ULR 0x200000 /* ULR bit from HWREna is set. */
|
2014-07-11 17:11:33 +02:00
|
|
|
#define MIPS_HFLAG_SBRI 0x400000 /* R6 SDBBP causes RI excpt. in user mode */
|
2014-07-11 17:11:33 +02:00
|
|
|
#define MIPS_HFLAG_FBNSLOT 0x800000 /* Forbidden slot */
|
2014-11-01 06:28:35 +01:00
|
|
|
#define MIPS_HFLAG_MSA 0x1000000
|
2015-04-21 17:06:28 +02:00
|
|
|
#define MIPS_HFLAG_FRE 0x2000000 /* FRE enabled */
|
2015-04-14 11:09:38 +02:00
|
|
|
#define MIPS_HFLAG_ELPA 0x4000000
|
2016-03-25 14:49:36 +01:00
|
|
|
#define MIPS_HFLAG_ITC_CACHE 0x8000000 /* CACHE instr. operates on ITC tag */
|
2017-07-18 13:55:55 +02:00
|
|
|
#define MIPS_HFLAG_ERL 0x10000000 /* error level flag */
|
2005-07-02 16:58:51 +02:00
|
|
|
target_ulong btarget; /* Jump / branch target */
|
2009-03-29 03:18:52 +02:00
|
|
|
target_ulong bcond; /* Branch condition (if needed) */
|
2005-11-20 11:32:34 +01:00
|
|
|
|
2006-12-06 21:17:30 +01:00
|
|
|
int SYNCI_Step; /* Address step size for SYNCI */
|
|
|
|
int CCRes; /* Cycle count resolution/divisor */
|
2007-09-06 02:18:15 +02:00
|
|
|
uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
|
|
|
|
uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
|
2018-10-16 11:52:35 +02:00
|
|
|
uint64_t insn_flags; /* Supported instruction set */
|
2006-12-06 21:17:30 +01:00
|
|
|
|
2016-11-14 15:19:17 +01:00
|
|
|
/* Fields up to this point are cleared by a CPU reset */
|
|
|
|
struct {} end_reset_fields;
|
|
|
|
|
2005-11-20 11:32:34 +01:00
|
|
|
CPU_COMMON
|
2006-12-06 18:48:52 +01:00
|
|
|
|
2013-08-26 21:22:53 +02:00
|
|
|
/* Fields from here on are preserved across CPU reset. */
|
2009-11-08 11:50:21 +01:00
|
|
|
CPUMIPSMVPContext *mvp;
|
2010-03-01 05:11:28 +01:00
|
|
|
#if !defined(CONFIG_USER_ONLY)
|
2009-11-08 11:50:21 +01:00
|
|
|
CPUMIPSTLBContext *tlb;
|
2010-03-01 05:11:28 +01:00
|
|
|
#endif
|
2009-11-08 11:50:21 +01:00
|
|
|
|
2009-10-01 23:12:16 +02:00
|
|
|
const mips_def_t *cpu_model;
|
2007-05-31 18:18:58 +02:00
|
|
|
void *irq[8];
|
2013-12-01 08:49:47 +01:00
|
|
|
QEMUTimer *timer; /* Internal timer */
|
2016-03-25 14:49:30 +01:00
|
|
|
MemoryRegion *itc_tag; /* ITC Configuration Tags */
|
2016-06-09 11:46:50 +02:00
|
|
|
target_ulong exception_base; /* ExceptionBase input to the core */
|
2005-07-02 16:58:51 +02:00
|
|
|
};
|
|
|
|
|
2016-03-15 13:49:25 +01:00
|
|
|
/**
|
|
|
|
* MIPSCPU:
|
|
|
|
* @env: #CPUMIPSState
|
|
|
|
*
|
|
|
|
* A MIPS CPU.
|
|
|
|
*/
|
|
|
|
struct MIPSCPU {
|
|
|
|
/*< private >*/
|
|
|
|
CPUState parent_obj;
|
|
|
|
/*< public >*/
|
|
|
|
|
|
|
|
CPUMIPSState env;
|
|
|
|
};
|
|
|
|
|
|
|
|
static inline MIPSCPU *mips_env_get_cpu(CPUMIPSState *env)
|
|
|
|
{
|
|
|
|
return container_of(env, MIPSCPU, env);
|
|
|
|
}
|
|
|
|
|
|
|
|
#define ENV_GET_CPU(e) CPU(mips_env_get_cpu(e))
|
|
|
|
|
|
|
|
#define ENV_OFFSET offsetof(MIPSCPU, env)
|
|
|
|
|
2010-10-22 23:03:33 +02:00
|
|
|
void mips_cpu_list (FILE *f, fprintf_function cpu_fprintf);
|
2007-10-20 21:45:44 +02:00
|
|
|
|
2007-06-03 23:02:38 +02:00
|
|
|
#define cpu_signal_handler cpu_mips_signal_handler
|
2007-10-12 08:47:46 +02:00
|
|
|
#define cpu_list mips_cpu_list
|
2007-06-03 23:02:38 +02:00
|
|
|
|
2013-02-10 19:30:44 +01:00
|
|
|
extern void cpu_wrdsp(uint32_t rs, uint32_t mask_num, CPUMIPSState *env);
|
|
|
|
extern uint32_t cpu_rddsp(uint32_t mask_num, CPUMIPSState *env);
|
|
|
|
|
2007-10-28 20:45:05 +01:00
|
|
|
/* MMU modes definitions. We carefully match the indices with our
|
|
|
|
hflags layout. */
|
2007-10-14 09:07:08 +02:00
|
|
|
#define MMU_MODE0_SUFFIX _kernel
|
2007-10-28 20:45:05 +01:00
|
|
|
#define MMU_MODE1_SUFFIX _super
|
|
|
|
#define MMU_MODE2_SUFFIX _user
|
2017-07-18 13:55:55 +02:00
|
|
|
#define MMU_MODE3_SUFFIX _error
|
2007-10-28 20:45:05 +01:00
|
|
|
#define MMU_USER_IDX 2
|
2017-07-18 13:55:54 +02:00
|
|
|
|
|
|
|
static inline int hflags_mmu_index(uint32_t hflags)
|
|
|
|
{
|
2017-07-18 13:55:55 +02:00
|
|
|
if (hflags & MIPS_HFLAG_ERL) {
|
|
|
|
return 3; /* ERL */
|
|
|
|
} else {
|
|
|
|
return hflags & MIPS_HFLAG_KSU;
|
|
|
|
}
|
2017-07-18 13:55:54 +02:00
|
|
|
}
|
|
|
|
|
2015-08-17 09:34:10 +02:00
|
|
|
static inline int cpu_mmu_index (CPUMIPSState *env, bool ifetch)
|
2007-10-14 09:07:08 +02:00
|
|
|
{
|
2017-07-18 13:55:54 +02:00
|
|
|
return hflags_mmu_index(env->hflags);
|
2007-10-14 09:07:08 +02:00
|
|
|
}
|
|
|
|
|
2012-12-17 18:19:49 +01:00
|
|
|
#include "exec/cpu-all.h"
|
2005-07-02 16:58:51 +02:00
|
|
|
|
|
|
|
/* Memory access type :
|
|
|
|
* may be needed for precise access rights control and precise exceptions.
|
|
|
|
*/
|
|
|
|
enum {
|
|
|
|
/* 1 bit to define user level / supervisor access */
|
|
|
|
ACCESS_USER = 0x00,
|
|
|
|
ACCESS_SUPER = 0x01,
|
|
|
|
/* 1 bit to indicate direction */
|
|
|
|
ACCESS_STORE = 0x02,
|
|
|
|
/* Type of instruction that generated the access */
|
|
|
|
ACCESS_CODE = 0x10, /* Code fetch access */
|
|
|
|
ACCESS_INT = 0x20, /* Integer load/store access */
|
|
|
|
ACCESS_FLOAT = 0x30, /* floating point load/store access */
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Exceptions */
|
|
|
|
enum {
|
|
|
|
EXCP_NONE = -1,
|
|
|
|
EXCP_RESET = 0,
|
|
|
|
EXCP_SRESET,
|
|
|
|
EXCP_DSS,
|
|
|
|
EXCP_DINT,
|
2007-12-26 20:34:03 +01:00
|
|
|
EXCP_DDBL,
|
|
|
|
EXCP_DDBS,
|
2005-07-02 16:58:51 +02:00
|
|
|
EXCP_NMI,
|
|
|
|
EXCP_MCHECK,
|
2007-12-26 20:34:03 +01:00
|
|
|
EXCP_EXT_INTERRUPT, /* 8 */
|
2005-07-02 16:58:51 +02:00
|
|
|
EXCP_DFWATCH,
|
2007-12-26 20:34:03 +01:00
|
|
|
EXCP_DIB,
|
2005-07-02 16:58:51 +02:00
|
|
|
EXCP_IWATCH,
|
|
|
|
EXCP_AdEL,
|
|
|
|
EXCP_AdES,
|
|
|
|
EXCP_TLBF,
|
|
|
|
EXCP_IBE,
|
2007-12-26 20:34:03 +01:00
|
|
|
EXCP_DBp, /* 16 */
|
2005-07-02 16:58:51 +02:00
|
|
|
EXCP_SYSCALL,
|
2007-12-26 20:34:03 +01:00
|
|
|
EXCP_BREAK,
|
2005-12-05 20:59:36 +01:00
|
|
|
EXCP_CpU,
|
2005-07-02 16:58:51 +02:00
|
|
|
EXCP_RI,
|
|
|
|
EXCP_OVERFLOW,
|
|
|
|
EXCP_TRAP,
|
2007-05-07 15:55:33 +02:00
|
|
|
EXCP_FPE,
|
2007-12-26 20:34:03 +01:00
|
|
|
EXCP_DWATCH, /* 24 */
|
2005-07-02 16:58:51 +02:00
|
|
|
EXCP_LTLBL,
|
|
|
|
EXCP_TLBL,
|
|
|
|
EXCP_TLBS,
|
|
|
|
EXCP_DBE,
|
2007-09-06 02:18:15 +02:00
|
|
|
EXCP_THREAD,
|
2007-12-26 20:34:03 +01:00
|
|
|
EXCP_MDMX,
|
|
|
|
EXCP_C2E,
|
|
|
|
EXCP_CACHE, /* 32 */
|
2012-10-24 16:17:02 +02:00
|
|
|
EXCP_DSPDIS,
|
2014-11-01 06:28:35 +01:00
|
|
|
EXCP_MSADIS,
|
|
|
|
EXCP_MSAFPE,
|
2014-07-07 12:23:59 +02:00
|
|
|
EXCP_TLBXI,
|
|
|
|
EXCP_TLBRI,
|
2007-12-26 20:34:03 +01:00
|
|
|
|
2014-07-07 12:23:59 +02:00
|
|
|
EXCP_LAST = EXCP_TLBRI,
|
2005-07-02 16:58:51 +02:00
|
|
|
};
|
2009-07-09 18:45:17 +02:00
|
|
|
/* Dummy exception for conditional stores. */
|
|
|
|
#define EXCP_SC 0x100
|
2005-07-02 16:58:51 +02:00
|
|
|
|
2011-08-29 23:07:40 +02:00
|
|
|
/*
|
2017-09-20 21:49:30 +02:00
|
|
|
* This is an internally generated WAKE request line.
|
2011-08-29 23:07:40 +02:00
|
|
|
* It is driven by the CPU itself. Raised when the MT
|
|
|
|
* block wants to wake a VPE from an inactive state and
|
|
|
|
* cleared when VPE goes from active to inactive.
|
|
|
|
*/
|
|
|
|
#define CPU_INTERRUPT_WAKE CPU_INTERRUPT_TGT_INT_0
|
|
|
|
|
2007-05-13 15:58:00 +02:00
|
|
|
int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
|
2005-07-02 16:58:51 +02:00
|
|
|
|
2017-10-05 15:51:10 +02:00
|
|
|
#define MIPS_CPU_TYPE_SUFFIX "-" TYPE_MIPS_CPU
|
|
|
|
#define MIPS_CPU_TYPE_NAME(model) model MIPS_CPU_TYPE_SUFFIX
|
2018-02-07 11:40:25 +01:00
|
|
|
#define CPU_RESOLVING_TYPE TYPE_MIPS_CPU
|
2017-10-05 15:51:10 +02:00
|
|
|
|
|
|
|
bool cpu_supports_cps_smp(const char *cpu_type);
|
|
|
|
bool cpu_supports_isa(const char *cpu_type, unsigned int isa);
|
2016-06-09 11:46:50 +02:00
|
|
|
void cpu_set_exception_base(int vp_index, target_ulong address);
|
2012-05-05 13:33:04 +02:00
|
|
|
|
2010-07-25 16:51:29 +02:00
|
|
|
/* mips_int.c */
|
2012-03-14 01:38:22 +01:00
|
|
|
void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level);
|
2010-07-25 16:51:29 +02:00
|
|
|
|
2008-12-20 20:42:14 +01:00
|
|
|
/* helper.c */
|
2013-05-17 23:51:21 +02:00
|
|
|
target_ulong exception_resume_pc (CPUMIPSState *env);
|
2008-12-20 20:42:14 +01:00
|
|
|
|
2016-06-10 11:57:36 +02:00
|
|
|
static inline void restore_snan_bit_mode(CPUMIPSState *env)
|
|
|
|
{
|
|
|
|
set_snan_bit_is_one((env->active_fpu.fcr31 & (1 << FCR31_NAN2008)) == 0,
|
|
|
|
&env->active_fpu.fp_status);
|
|
|
|
}
|
|
|
|
|
2012-03-14 01:38:22 +01:00
|
|
|
static inline void cpu_get_tb_cpu_state(CPUMIPSState *env, target_ulong *pc,
|
2016-04-07 19:19:22 +02:00
|
|
|
target_ulong *cs_base, uint32_t *flags)
|
2008-11-18 20:46:41 +01:00
|
|
|
{
|
|
|
|
*pc = env->active_tc.PC;
|
|
|
|
*cs_base = 0;
|
2014-06-18 17:48:20 +02:00
|
|
|
*flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK |
|
|
|
|
MIPS_HFLAG_HWRENA_ULR);
|
2008-11-18 20:46:41 +01:00
|
|
|
}
|
|
|
|
|
2016-06-29 11:05:55 +02:00
|
|
|
#endif /* MIPS_CPU_H */
|