2004-05-27 00:55:16 +02:00
|
|
|
/*
|
2007-10-29 00:42:18 +01:00
|
|
|
* QEMU PowerPC CHRP (currently NewWorld PowerMac) hardware System Emulator
|
2007-09-16 23:08:06 +02:00
|
|
|
*
|
2007-03-30 11:38:04 +02:00
|
|
|
* Copyright (c) 2004-2007 Fabrice Bellard
|
2007-10-29 00:42:18 +01:00
|
|
|
* Copyright (c) 2007 Jocelyn Mayer
|
2007-09-16 23:08:06 +02:00
|
|
|
*
|
2004-05-27 00:55:16 +02:00
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
2010-02-09 17:37:03 +01:00
|
|
|
*
|
|
|
|
* PCI bus layout on a real G5 (U3 based):
|
|
|
|
*
|
|
|
|
* 0000:f0:0b.0 Host bridge [0600]: Apple Computer Inc. U3 AGP [106b:004b]
|
|
|
|
* 0000:f0:10.0 VGA compatible controller [0300]: ATI Technologies Inc RV350 AP [Radeon 9600] [1002:4150]
|
|
|
|
* 0001:00:00.0 Host bridge [0600]: Apple Computer Inc. CPC945 HT Bridge [106b:004a]
|
|
|
|
* 0001:00:01.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
|
|
|
|
* 0001:00:02.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
|
|
|
|
* 0001:00:03.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0045]
|
|
|
|
* 0001:00:04.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0046]
|
|
|
|
* 0001:00:05.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0047]
|
|
|
|
* 0001:00:06.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0048]
|
|
|
|
* 0001:00:07.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0049]
|
|
|
|
* 0001:01:07.0 Class [ff00]: Apple Computer Inc. K2 KeyLargo Mac/IO [106b:0041] (rev 20)
|
|
|
|
* 0001:01:08.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
|
|
|
|
* 0001:01:09.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
|
|
|
|
* 0001:02:0b.0 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
|
|
|
|
* 0001:02:0b.1 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
|
|
|
|
* 0001:02:0b.2 USB Controller [0c03]: NEC Corporation USB 2.0 [1033:00e0] (rev 04)
|
|
|
|
* 0001:03:0d.0 Class [ff00]: Apple Computer Inc. K2 ATA/100 [106b:0043]
|
|
|
|
* 0001:03:0e.0 FireWire (IEEE 1394) [0c00]: Apple Computer Inc. K2 FireWire [106b:0042]
|
|
|
|
* 0001:04:0f.0 Ethernet controller [0200]: Apple Computer Inc. K2 GMAC (Sun GEM) [106b:004c]
|
|
|
|
* 0001:05:0c.0 IDE interface [0101]: Broadcom K2 SATA [1166:0240]
|
|
|
|
*
|
2004-05-27 00:55:16 +02:00
|
|
|
*/
|
2007-11-17 18:14:51 +01:00
|
|
|
#include "hw.h"
|
|
|
|
#include "ppc.h"
|
2007-10-29 00:42:18 +01:00
|
|
|
#include "ppc_mac.h"
|
2009-01-30 21:39:32 +01:00
|
|
|
#include "mac_dbdma.h"
|
2007-11-17 18:14:51 +01:00
|
|
|
#include "nvram.h"
|
|
|
|
#include "pc.h"
|
|
|
|
#include "pci.h"
|
2009-11-11 13:59:56 +01:00
|
|
|
#include "usb-ohci.h"
|
2007-11-17 18:14:51 +01:00
|
|
|
#include "net.h"
|
|
|
|
#include "sysemu.h"
|
|
|
|
#include "boards.h"
|
2009-02-08 16:59:36 +01:00
|
|
|
#include "fw_cfg.h"
|
2009-01-12 18:40:23 +01:00
|
|
|
#include "escc.h"
|
2009-03-02 17:42:04 +01:00
|
|
|
#include "openpic.h"
|
2009-08-20 15:22:20 +02:00
|
|
|
#include "ide.h"
|
2009-09-20 16:58:02 +02:00
|
|
|
#include "loader.h"
|
|
|
|
#include "elf.h"
|
2009-12-02 23:20:29 +01:00
|
|
|
#include "kvm.h"
|
2010-02-09 17:37:05 +01:00
|
|
|
#include "kvm_ppc.h"
|
2010-02-09 17:37:08 +01:00
|
|
|
#include "hw/usb.h"
|
2010-08-24 17:22:24 +02:00
|
|
|
#include "blockdev.h"
|
2004-06-03 20:46:20 +02:00
|
|
|
|
2007-12-02 05:51:10 +01:00
|
|
|
#define MAX_IDE_BUS 2
|
2009-02-08 16:59:36 +01:00
|
|
|
#define CFG_ADDR 0xf0000510
|
2007-12-02 05:51:10 +01:00
|
|
|
|
2009-02-05 21:22:07 +01:00
|
|
|
/* debug UniNorth */
|
|
|
|
//#define DEBUG_UNIN
|
|
|
|
|
|
|
|
#ifdef DEBUG_UNIN
|
2009-05-13 19:53:17 +02:00
|
|
|
#define UNIN_DPRINTF(fmt, ...) \
|
|
|
|
do { printf("UNIN: " fmt , ## __VA_ARGS__); } while (0)
|
2009-02-05 21:22:07 +01:00
|
|
|
#else
|
2009-05-13 19:53:17 +02:00
|
|
|
#define UNIN_DPRINTF(fmt, ...)
|
2009-02-05 21:22:07 +01:00
|
|
|
#endif
|
|
|
|
|
2005-06-05 17:11:17 +02:00
|
|
|
/* UniN device */
|
2009-10-01 23:12:16 +02:00
|
|
|
static void unin_writel (void *opaque, target_phys_addr_t addr, uint32_t value)
|
2005-06-05 17:11:17 +02:00
|
|
|
{
|
2009-02-05 21:22:07 +01:00
|
|
|
UNIN_DPRINTF("writel addr " TARGET_FMT_plx " val %x\n", addr, value);
|
2005-06-05 17:11:17 +02:00
|
|
|
}
|
|
|
|
|
2009-10-01 23:12:16 +02:00
|
|
|
static uint32_t unin_readl (void *opaque, target_phys_addr_t addr)
|
2005-06-05 17:11:17 +02:00
|
|
|
{
|
2009-02-05 21:22:07 +01:00
|
|
|
uint32_t value;
|
|
|
|
|
|
|
|
value = 0;
|
|
|
|
UNIN_DPRINTF("readl addr " TARGET_FMT_plx " val %x\n", addr, value);
|
|
|
|
|
|
|
|
return value;
|
2005-06-05 17:11:17 +02:00
|
|
|
}
|
|
|
|
|
2009-08-25 20:29:31 +02:00
|
|
|
static CPUWriteMemoryFunc * const unin_write[] = {
|
2005-06-05 17:11:17 +02:00
|
|
|
&unin_writel,
|
|
|
|
&unin_writel,
|
|
|
|
&unin_writel,
|
|
|
|
};
|
|
|
|
|
2009-08-25 20:29:31 +02:00
|
|
|
static CPUReadMemoryFunc * const unin_read[] = {
|
2005-06-05 17:11:17 +02:00
|
|
|
&unin_readl,
|
|
|
|
&unin_readl,
|
|
|
|
&unin_readl,
|
|
|
|
};
|
|
|
|
|
2009-03-08 10:51:29 +01:00
|
|
|
static int fw_cfg_boot_set(void *opaque, const char *boot_device)
|
|
|
|
{
|
|
|
|
fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-03-14 21:20:59 +01:00
|
|
|
static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
|
|
|
|
{
|
|
|
|
return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
|
|
|
|
}
|
|
|
|
|
2007-10-29 00:42:18 +01:00
|
|
|
/* PowerPC Mac99 hardware initialisation */
|
2009-10-01 23:12:16 +02:00
|
|
|
static void ppc_core99_init (ram_addr_t ram_size,
|
2009-01-16 20:04:14 +01:00
|
|
|
const char *boot_device,
|
2007-10-29 00:42:18 +01:00
|
|
|
const char *kernel_filename,
|
|
|
|
const char *kernel_cmdline,
|
|
|
|
const char *initrd_filename,
|
|
|
|
const char *cpu_model)
|
2004-05-27 00:55:16 +02:00
|
|
|
{
|
2010-10-13 20:41:29 +02:00
|
|
|
CPUState *env = NULL;
|
2009-05-30 01:52:44 +02:00
|
|
|
char *filename;
|
2007-04-10 00:45:36 +02:00
|
|
|
qemu_irq *pic, **openpic_irqs;
|
2006-09-18 03:15:29 +02:00
|
|
|
int unin_memory;
|
2005-07-03 16:00:51 +02:00
|
|
|
int linux_boot, i;
|
2010-10-13 20:38:07 +02:00
|
|
|
ram_addr_t ram_offset, bios_offset;
|
2010-09-18 07:53:14 +02:00
|
|
|
uint32_t kernel_base, initrd_base;
|
|
|
|
long kernel_size, initrd_size;
|
2004-06-21 21:43:00 +02:00
|
|
|
PCIBus *pci_bus;
|
2007-10-29 00:42:18 +01:00
|
|
|
MacIONVRAMState *nvr;
|
|
|
|
int nvram_mem_index;
|
2010-10-13 20:38:07 +02:00
|
|
|
int bios_size;
|
2009-01-12 18:40:23 +01:00
|
|
|
int pic_mem_index, dbdma_mem_index, cuda_mem_index, escc_mem_index;
|
2010-02-09 17:37:06 +01:00
|
|
|
int ide_mem_index[3];
|
2007-11-11 02:50:45 +01:00
|
|
|
int ppc_boot_device;
|
2009-08-28 15:47:03 +02:00
|
|
|
DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
|
2009-02-08 16:59:36 +01:00
|
|
|
void *fw_cfg;
|
2009-01-30 21:39:32 +01:00
|
|
|
void *dbdma;
|
2010-02-09 17:37:02 +01:00
|
|
|
int machine_arch;
|
2004-06-21 21:43:00 +02:00
|
|
|
|
2004-05-27 00:55:16 +02:00
|
|
|
linux_boot = (kernel_filename != NULL);
|
|
|
|
|
2005-11-22 00:33:12 +01:00
|
|
|
/* init CPUs */
|
2007-03-05 20:44:02 +01:00
|
|
|
if (cpu_model == NULL)
|
2009-12-20 00:22:26 +01:00
|
|
|
#ifdef TARGET_PPC64
|
|
|
|
cpu_model = "970fx";
|
|
|
|
#else
|
2009-02-09 20:03:02 +01:00
|
|
|
cpu_model = "G4";
|
2009-12-20 00:22:26 +01:00
|
|
|
#endif
|
2007-04-10 00:45:36 +02:00
|
|
|
for (i = 0; i < smp_cpus; i++) {
|
2007-11-10 16:15:54 +01:00
|
|
|
env = cpu_init(cpu_model);
|
|
|
|
if (!env) {
|
|
|
|
fprintf(stderr, "Unable to find PowerPC CPU definition\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
2007-04-10 00:45:36 +02:00
|
|
|
/* Set time-base frequency to 100 Mhz */
|
|
|
|
cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
|
2009-11-07 11:36:04 +01:00
|
|
|
qemu_register_reset((QEMUResetHandler*)&cpu_reset, env);
|
2007-04-10 00:45:36 +02:00
|
|
|
}
|
2005-11-22 00:33:12 +01:00
|
|
|
|
2004-05-27 00:55:16 +02:00
|
|
|
/* allocate RAM */
|
2010-06-25 19:09:35 +02:00
|
|
|
ram_offset = qemu_ram_alloc(NULL, "ppc_core99.ram", ram_size);
|
2009-02-05 21:20:29 +01:00
|
|
|
cpu_register_physical_memory(0, ram_size, ram_offset);
|
|
|
|
|
2004-05-27 00:55:16 +02:00
|
|
|
/* allocate and load BIOS */
|
2010-06-25 19:09:35 +02:00
|
|
|
bios_offset = qemu_ram_alloc(NULL, "ppc_core99.bios", BIOS_SIZE);
|
2007-10-05 15:08:35 +02:00
|
|
|
if (bios_name == NULL)
|
2009-02-08 16:59:36 +01:00
|
|
|
bios_name = PROM_FILENAME;
|
2009-05-30 01:52:44 +02:00
|
|
|
filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
|
2009-02-08 16:59:36 +01:00
|
|
|
cpu_register_physical_memory(PROM_ADDR, BIOS_SIZE, bios_offset | IO_MEM_ROM);
|
|
|
|
|
|
|
|
/* Load OpenBIOS (ELF) */
|
2009-05-30 01:52:44 +02:00
|
|
|
if (filename) {
|
2010-03-14 21:20:59 +01:00
|
|
|
bios_size = load_elf(filename, NULL, NULL, NULL,
|
|
|
|
NULL, NULL, 1, ELF_MACHINE, 0);
|
2009-09-20 16:58:02 +02:00
|
|
|
|
2009-05-30 01:52:44 +02:00
|
|
|
qemu_free(filename);
|
|
|
|
} else {
|
|
|
|
bios_size = -1;
|
|
|
|
}
|
2005-07-03 16:00:51 +02:00
|
|
|
if (bios_size < 0 || bios_size > BIOS_SIZE) {
|
2009-05-30 01:52:44 +02:00
|
|
|
hw_error("qemu: could not load PowerPC bios '%s'\n", bios_name);
|
2004-05-27 00:55:16 +02:00
|
|
|
exit(1);
|
|
|
|
}
|
2007-09-17 10:09:54 +02:00
|
|
|
|
2004-06-21 18:55:53 +02:00
|
|
|
if (linux_boot) {
|
2009-03-08 10:51:29 +01:00
|
|
|
uint64_t lowaddr = 0;
|
2009-09-20 16:58:02 +02:00
|
|
|
int bswap_needed;
|
|
|
|
|
|
|
|
#ifdef BSWAP_NEEDED
|
|
|
|
bswap_needed = 1;
|
|
|
|
#else
|
|
|
|
bswap_needed = 0;
|
|
|
|
#endif
|
2004-06-21 18:55:53 +02:00
|
|
|
kernel_base = KERNEL_LOAD_ADDR;
|
2009-03-08 10:51:29 +01:00
|
|
|
|
2010-03-14 21:20:59 +01:00
|
|
|
kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
|
|
|
|
NULL, &lowaddr, NULL, 1, ELF_MACHINE, 0);
|
2009-03-08 10:51:29 +01:00
|
|
|
if (kernel_size < 0)
|
|
|
|
kernel_size = load_aout(kernel_filename, kernel_base,
|
2009-09-20 16:58:02 +02:00
|
|
|
ram_size - kernel_base, bswap_needed,
|
|
|
|
TARGET_PAGE_SIZE);
|
2009-03-08 10:51:29 +01:00
|
|
|
if (kernel_size < 0)
|
|
|
|
kernel_size = load_image_targphys(kernel_filename,
|
|
|
|
kernel_base,
|
|
|
|
ram_size - kernel_base);
|
2004-06-21 18:55:53 +02:00
|
|
|
if (kernel_size < 0) {
|
2009-05-08 03:35:15 +02:00
|
|
|
hw_error("qemu: could not load kernel '%s'\n", kernel_filename);
|
2004-06-21 18:55:53 +02:00
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
/* load initrd */
|
|
|
|
if (initrd_filename) {
|
|
|
|
initrd_base = INITRD_LOAD_ADDR;
|
2009-04-10 02:26:15 +02:00
|
|
|
initrd_size = load_image_targphys(initrd_filename, initrd_base,
|
|
|
|
ram_size - initrd_base);
|
2004-06-21 18:55:53 +02:00
|
|
|
if (initrd_size < 0) {
|
2009-05-08 03:35:15 +02:00
|
|
|
hw_error("qemu: could not load initial ram disk '%s'\n",
|
|
|
|
initrd_filename);
|
2004-06-21 18:55:53 +02:00
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
initrd_base = 0;
|
|
|
|
initrd_size = 0;
|
|
|
|
}
|
2007-10-31 02:54:04 +01:00
|
|
|
ppc_boot_device = 'm';
|
2004-06-21 18:55:53 +02:00
|
|
|
} else {
|
|
|
|
kernel_base = 0;
|
|
|
|
kernel_size = 0;
|
|
|
|
initrd_base = 0;
|
|
|
|
initrd_size = 0;
|
2007-11-11 02:50:45 +01:00
|
|
|
ppc_boot_device = '\0';
|
|
|
|
/* We consider that NewWorld PowerMac never have any floppy drive
|
|
|
|
* For now, OHW cannot boot from the network.
|
|
|
|
*/
|
2007-11-11 15:44:28 +01:00
|
|
|
for (i = 0; boot_device[i] != '\0'; i++) {
|
|
|
|
if (boot_device[i] >= 'c' && boot_device[i] <= 'f') {
|
|
|
|
ppc_boot_device = boot_device[i];
|
2007-11-11 02:50:45 +01:00
|
|
|
break;
|
2007-11-11 15:44:28 +01:00
|
|
|
}
|
2007-11-11 02:50:45 +01:00
|
|
|
}
|
|
|
|
if (ppc_boot_device == '\0') {
|
|
|
|
fprintf(stderr, "No valid boot device for Mac99 machine\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
2004-06-21 18:55:53 +02:00
|
|
|
}
|
2005-06-05 17:11:17 +02:00
|
|
|
|
2007-10-29 00:42:18 +01:00
|
|
|
isa_mem_base = 0x80000000;
|
2006-09-18 03:15:29 +02:00
|
|
|
|
2007-10-29 00:42:18 +01:00
|
|
|
/* Register 8 MB of ISA IO space */
|
2010-12-08 12:05:49 +01:00
|
|
|
isa_mmio_init(0xf2000000, 0x00800000);
|
2007-09-17 10:09:54 +02:00
|
|
|
|
2007-10-29 00:42:18 +01:00
|
|
|
/* UniN init */
|
2010-12-08 12:05:37 +01:00
|
|
|
unin_memory = cpu_register_io_memory(unin_read, unin_write, NULL,
|
|
|
|
DEVICE_NATIVE_ENDIAN);
|
2007-10-29 00:42:18 +01:00
|
|
|
cpu_register_physical_memory(0xf8000000, 0x00001000, unin_memory);
|
2007-03-30 11:38:04 +02:00
|
|
|
|
2007-10-29 00:42:18 +01:00
|
|
|
openpic_irqs = qemu_mallocz(smp_cpus * sizeof(qemu_irq *));
|
|
|
|
openpic_irqs[0] =
|
|
|
|
qemu_mallocz(smp_cpus * sizeof(qemu_irq) * OPENPIC_OUTPUT_NB);
|
|
|
|
for (i = 0; i < smp_cpus; i++) {
|
|
|
|
/* Mac99 IRQ connection between OpenPIC outputs pins
|
|
|
|
* and PowerPC input pins
|
|
|
|
*/
|
|
|
|
switch (PPC_INPUT(env)) {
|
|
|
|
case PPC_FLAGS_INPUT_6xx:
|
|
|
|
openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_INT] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_MCP];
|
|
|
|
/* Not connected ? */
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
|
|
|
|
/* Check this */
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_HRESET];
|
|
|
|
break;
|
2007-10-03 03:05:39 +02:00
|
|
|
#if defined(TARGET_PPC64)
|
2007-10-29 00:42:18 +01:00
|
|
|
case PPC_FLAGS_INPUT_970:
|
|
|
|
openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_INT] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_MCP];
|
|
|
|
/* Not connected ? */
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
|
|
|
|
/* Check this */
|
|
|
|
openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
|
|
|
|
((qemu_irq *)env->irq_inputs)[PPC970_INPUT_HRESET];
|
|
|
|
break;
|
2007-10-03 03:05:39 +02:00
|
|
|
#endif /* defined(TARGET_PPC64) */
|
2007-10-29 00:42:18 +01:00
|
|
|
default:
|
2009-05-08 03:35:15 +02:00
|
|
|
hw_error("Bus model not supported on mac99 machine\n");
|
2007-10-29 00:42:18 +01:00
|
|
|
exit(1);
|
2005-06-05 17:11:17 +02:00
|
|
|
}
|
2007-10-29 00:42:18 +01:00
|
|
|
}
|
|
|
|
pic = openpic_init(NULL, &pic_mem_index, smp_cpus, openpic_irqs, NULL);
|
2010-02-09 17:37:02 +01:00
|
|
|
if (PPC_INPUT(env) == PPC_FLAGS_INPUT_970) {
|
|
|
|
/* 970 gets a U3 bus */
|
|
|
|
pci_bus = pci_pmac_u3_init(pic);
|
|
|
|
machine_arch = ARCH_MAC99_U3;
|
|
|
|
} else {
|
|
|
|
pci_bus = pci_pmac_init(pic);
|
|
|
|
machine_arch = ARCH_MAC99;
|
|
|
|
}
|
2007-10-29 00:42:18 +01:00
|
|
|
/* init basic PC hardware */
|
2010-10-15 11:45:13 +02:00
|
|
|
pci_vga_init(pci_bus);
|
2007-11-24 03:56:36 +01:00
|
|
|
|
2009-12-18 23:37:27 +01:00
|
|
|
escc_mem_index = escc_init(0x80013000, pic[0x25], pic[0x24],
|
2009-01-14 15:47:56 +01:00
|
|
|
serial_hds[0], serial_hds[1], ESCC_CLOCK, 4);
|
2009-01-13 20:47:10 +01:00
|
|
|
|
|
|
|
for(i = 0; i < nb_nics; i++)
|
2009-09-25 03:53:51 +02:00
|
|
|
pci_nic_init_nofail(&nd_table[i], "ne2k_pci", NULL);
|
2009-01-13 20:47:10 +01:00
|
|
|
|
2007-12-02 05:51:10 +01:00
|
|
|
if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
|
|
|
|
fprintf(stderr, "qemu: too many IDE bus\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
2009-01-30 21:39:32 +01:00
|
|
|
dbdma = DBDMA_init(&dbdma_mem_index);
|
2010-02-09 17:37:06 +01:00
|
|
|
|
|
|
|
/* We only emulate 2 out of 3 IDE controllers for now */
|
|
|
|
ide_mem_index[0] = -1;
|
|
|
|
hd[0] = drive_get(IF_IDE, 0, 0);
|
|
|
|
hd[1] = drive_get(IF_IDE, 0, 1);
|
|
|
|
ide_mem_index[1] = pmac_ide_init(hd, pic[0x0d], dbdma, 0x16, pic[0x02]);
|
|
|
|
hd[0] = drive_get(IF_IDE, 1, 0);
|
|
|
|
hd[1] = drive_get(IF_IDE, 1, 1);
|
|
|
|
ide_mem_index[2] = pmac_ide_init(hd, pic[0x0e], dbdma, 0x1a, pic[0x02]);
|
2009-02-08 14:05:12 +01:00
|
|
|
|
2007-10-29 00:42:18 +01:00
|
|
|
/* cuda also initialize ADB */
|
2010-02-09 17:37:08 +01:00
|
|
|
if (machine_arch == ARCH_MAC99_U3) {
|
|
|
|
usb_enabled = 1;
|
|
|
|
}
|
2007-10-29 00:42:18 +01:00
|
|
|
cuda_init(&cuda_mem_index, pic[0x19]);
|
2007-11-24 03:56:36 +01:00
|
|
|
|
2007-10-29 00:42:18 +01:00
|
|
|
adb_kbd_init(&adb_bus);
|
|
|
|
adb_mouse_init(&adb_bus);
|
2007-09-17 10:09:54 +02:00
|
|
|
|
2009-02-01 13:01:04 +01:00
|
|
|
macio_init(pci_bus, PCI_DEVICE_ID_APPLE_UNI_N_KEYL, 0, pic_mem_index,
|
2010-02-09 17:37:06 +01:00
|
|
|
dbdma_mem_index, cuda_mem_index, NULL, 3, ide_mem_index,
|
2009-02-01 13:01:04 +01:00
|
|
|
escc_mem_index);
|
2006-05-21 18:30:15 +02:00
|
|
|
|
|
|
|
if (usb_enabled) {
|
2010-04-04 22:18:26 +02:00
|
|
|
usb_ohci_init_pci(pci_bus, -1);
|
2006-05-21 18:30:15 +02:00
|
|
|
}
|
|
|
|
|
2010-02-09 17:37:08 +01:00
|
|
|
/* U3 needs to use USB for input because Linux doesn't support via-cuda
|
|
|
|
on PPC64 */
|
|
|
|
if (machine_arch == ARCH_MAC99_U3) {
|
|
|
|
usbdevice_create("keyboard");
|
|
|
|
usbdevice_create("mouse");
|
|
|
|
}
|
|
|
|
|
2004-06-21 18:55:53 +02:00
|
|
|
if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8)
|
|
|
|
graphic_depth = 15;
|
2009-02-08 17:01:01 +01:00
|
|
|
|
2007-10-29 00:42:18 +01:00
|
|
|
/* The NewWorld NVRAM is not located in the MacIO device */
|
2009-02-07 11:48:26 +01:00
|
|
|
nvr = macio_nvram_init(&nvram_mem_index, 0x2000, 1);
|
2007-10-29 00:42:18 +01:00
|
|
|
pmac_format_nvram_partition(nvr, 0x2000);
|
2007-11-04 02:16:04 +01:00
|
|
|
macio_nvram_map(nvr, 0xFFF04000);
|
2004-06-21 18:55:53 +02:00
|
|
|
/* No PCI init: the BIOS will do it */
|
2005-06-05 17:11:17 +02:00
|
|
|
|
2009-02-08 16:59:36 +01:00
|
|
|
fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
|
|
|
|
fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
|
2010-02-09 17:37:02 +01:00
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, machine_arch);
|
2009-03-08 10:51:29 +01:00
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base);
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
|
|
|
|
if (kernel_cmdline) {
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
|
2009-10-07 13:37:06 +02:00
|
|
|
pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
|
2009-03-08 10:51:29 +01:00
|
|
|
} else {
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
|
|
|
|
}
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base);
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device);
|
2009-08-08 12:47:15 +02:00
|
|
|
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width);
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height);
|
|
|
|
fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth);
|
|
|
|
|
2010-08-03 15:22:42 +02:00
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_IS_KVM, kvm_enabled());
|
2010-02-09 17:37:05 +01:00
|
|
|
if (kvm_enabled()) {
|
|
|
|
#ifdef CONFIG_KVM
|
2010-08-03 15:22:42 +02:00
|
|
|
uint8_t *hypercall;
|
|
|
|
|
2010-02-09 17:37:05 +01:00
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, kvmppc_get_tbfreq());
|
2010-08-03 15:22:42 +02:00
|
|
|
hypercall = qemu_malloc(16);
|
|
|
|
kvmppc_get_hypercall(env, hypercall, 16);
|
|
|
|
fw_cfg_add_bytes(fw_cfg, FW_CFG_PPC_KVM_HC, hypercall, 16);
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_KVM_PID, getpid());
|
2010-02-09 17:37:05 +01:00
|
|
|
#endif
|
|
|
|
} else {
|
|
|
|
fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, get_ticks_per_sec());
|
|
|
|
}
|
|
|
|
|
2009-03-08 10:51:29 +01:00
|
|
|
qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
|
2007-11-24 03:56:36 +01:00
|
|
|
}
|
2005-06-05 17:11:17 +02:00
|
|
|
|
2009-05-21 01:38:09 +02:00
|
|
|
static QEMUMachine core99_machine = {
|
2008-10-07 22:34:35 +02:00
|
|
|
.name = "mac99",
|
|
|
|
.desc = "Mac99 based PowerMAC",
|
|
|
|
.init = ppc_core99_init,
|
2008-10-28 11:59:59 +01:00
|
|
|
.max_cpus = MAX_CPUS,
|
2009-12-20 00:22:26 +01:00
|
|
|
#ifdef TARGET_PPC64
|
|
|
|
.is_default = 1,
|
|
|
|
#endif
|
2005-06-05 17:11:17 +02:00
|
|
|
};
|
2009-05-21 01:38:09 +02:00
|
|
|
|
|
|
|
static void core99_machine_init(void)
|
|
|
|
{
|
|
|
|
qemu_register_machine(&core99_machine);
|
|
|
|
}
|
|
|
|
|
|
|
|
machine_init(core99_machine_init);
|